Method and apparatus for write protecting a gaming storage medium

An apparatus configured to write protect a storage medium installed in a gaming machine, the apparatus comprising: a socket configured to have a storage medium inserted therein; a controlling device coupled to the socket and configured to access the storage medium; and a write protection logic circuit coupled, as a separate block, between the controlling device and the socket.
A method and apparatus for write protecting a storage medium of a gaming machine is disclosed. The storage medium, which is preferably a removable compact flash memory, contains critical game data for operating the gaming machine. The storage medium includes a data register capable of receiving external data when at least one load condition of the data register is enabled. In the method and apparatus, an address of the storage medium selected by an external device is decoded. If the selected address matches an address of the data register, the load condition of the data register is disabled to thereby prevent writing to the data register.

BACKGROUND OF THE INVENTION

[0001] The present invention relates generally to gaming machines operable to play games of chance and, more particularly, to a method and apparatus for write protecting a storage medium containing software code for a game of chance.

FIELD OF THE INVENTION

[0002] Compact flash storage media, such as CompactFlash TM cards by SanDisk Corporation of Sunnyvale, California, are popular removable mass storage devices. The card is about the size of a matchbook and only weighs about half an ounce. The card was designed based on the popular PC Card (PCMCIA) standard and can easily be slipped into these sockets with the use of a low-cost adapter. The instant assignee has chosen to employ compact flash media to store game software code in its unique line of processor boards to be installed in electronic gaming devices operable to play games of chance, such as slots, poker, bingo, keno, and blackjack. The compact flash medium was chosen for the following reasons.

- It is an emerging standard for data storage in such products as digital cameras, digital music players, desktop computers, handheld PCs (HPCs), personal communications, Palm PCs, Auto PCs, digital voice recorders, and photo printers, etc.
- It is housed in a small, easily removable package.
- It may be upgraded to larger memory sizes in the same package.
- It has no moving parts and, therefore, is extremely reliable.
- It has greater ESD immunity than the EPROM devices that are currently used in many gaming devices.

The cost of the memory system is comparable to that of existing memory systems in gaming devices. The cost of the memory system is comparable to that of existing memory systems in gaming devices.

DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

[0010] FIG. 5 is a Task Register mapping for the compact flash medium using a PC Card ATA Memory Mode interface.

[0011] FIG. 6 is a block diagram showing one possible way of interconnecting a 16-bit microcontroller and a compact flash socket in order to write protect the compact flash medium when it is inserted into the socket.

[0012] FIG. 7 is a set of possible logic for implementing a write protection logic block in FIG. 6.

[0013] While the invention is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.

SUMMARY OF THE INVENTION

[0004] A method and apparatus for write protecting a storage medium of a gaming machine is disclosed. The storage medium, which is preferably a removable compact flash memory, contains critical game data for operating the gaming machine. The storage medium includes a data register capable of receiving external data when at least one load condition of the data register is enabled. In the method and apparatus, an address of the storage medium selected by an external device is decoded. If the selected address matches an address of the data register, the load condition of the data register is disabled to thereby prevent writing to the data register.
machine 10 is an "upright" version in which the display 12 is oriented vertically relative to the player. Alternatively, the gaming machine may be a "slant-top" version in which the display 12 is slanted at about a thirty degree angle toward the player of the gaming machine 10.

[0015] In one embodiment, the gaming machine 10 is operable to play a basic slot game with five simulated spinning reels 14, 15, 16, 17, 18 and a bonus game triggered by a start-bonus outcome in the basic game. If the visual display 12 is mechanical rather than video, the reels are mechanically rather than simulated. Each of five or more pay lines 20, 21, 22, 23, 24 extends through one symbol on each of the five reels. Generally, game play is initiated by inserting a number of coins or playing a number of credits, causing a central processing unit to activate a number of pay lines corresponding to the number of coins or credits played. In one embodiment, the player selects the number of pay lines (between one and five) to play by pressing a "Select Lines" key 26 on the video display 12. The player then chooses the number of coins or credits to bet on the selected pay lines by pressing a "Bet Per Line" key 28.

[0016] After activation of the pay lines, the reels 14-18 may be set in motion by touching a "Spin Reels" key 30 or, if the player wishes to bet the maximum amount per line, by using a "Max Bet Spin" key 32 on the video display 12. Alternatively, other mechanisms such as, for example, a lever or push button may be used to set the reels in motion. The central processing unit uses a random number generator to select a game outcome (e.g., "basic" game outcome) corresponding to a particular set of reel "stop positions." The central processing unit then causes each of the video reels to stop at the appropriate stop position. Video symbols are displayed on the reels to graphically illustrate the reel stop positions and indicate whether the stop positions of the reels represent a winning game outcome.

[0017] Winning basic game outcomes (e.g., symbol combinations resulting in payment of coins or credits) are identifiable to the player by a pay table. In one embodiment, the pay table is affixed to the machine 10 and/or displayed by the video display 12 in response to a command by the player (e.g., by pressing a "Pay Table" button 34). A winning basic game outcome occurs when the symbols appearing on the reels 14-18 along an active pay line correspond to one of the winning combinations on the pay table. A winning combination, for example, could be three or more matching symbols along an active pay line, where the award is greater as the number of matching symbols along the active pay line increases. If the displayed symbols stop in a winning combination, the game credits the player an amount corresponding to the award in the pay table for that combination multiplied by the amount of credits bet on the winning pay line. The player may collect the amount of accumulated credits by pressing a "Collect" button 36. In one implementation, the winning combinations start from the first reel 14 (left to right) and span adjacent reels. In an alternative implementation, the winning combinations start from either the first reel 14 (left to right) or the fifth reel 18 (right to left) and span adjacent reels.

[0018] Included among the plurality of basic game outcomes is a start-bonus outcome for triggering play of a bonus game. A start-bonus outcome may be defined in any number of ways. For example, a start-bonus outcome may occur when a special start-bonus symbol or a special combination of symbols appears on one or more of the reels 14-18. The start-bonus outcome may require the combination of symbols to appear along an active pay line or, alternatively, may require that the combination of symbols appear anywhere on the display regardless of whether the symbols are along an active pay line. The appearance of a start-bonus outcome causes the central processing unit to shift operation from the basic game to the bonus game.

[0019] The bonus game may be played on the video display 12 or a secondary mechanical or video bonus indicator distinct from the video display 12. If the bonus game is played on the video display 12, the bonus game may utilize the reels 14-18 or may replace the reels with a different display image. The bonus game may be interactive and require a player to make one or more selections to earn bonus amounts. Also, the bonus game may depict one or more animated events and award bonus amounts based on an outcome of the animated events. Upon completion of the bonus game, the central processing unit shifts operation back to the basic slot game.

[0020] FIG. 2 is a block diagram of a control system suitable for operating the gaming machine. The control system includes a central processing unit with a microcontroller 40 and system memory 42. The memory 42 preferably comprises a removable flash memory and battery-backed random-access memory (RAM). The removable flash memory is preferably a compact flash storage medium and is used to store game-related data associated with the game of chance played on the gaming machine. The game-related data may, for example, include game code, math tables, a random number generator, and audiovisual resources. The player may select an amount to wager and other game play functions via touch screen or push-button input keys 44. The wager amount is signaled to the microcontroller 40 by a coin/credit detector 46. In response to the wager, the microcontroller 40 executes the game code which, based on a randomly determined outcome, selectively accesses the audiovisual resources to be shown on the video display 12 and played through one or more audio speakers 48 mounted to a housing of the gaming machine. If the outcome corresponds to a winning outcome typically identified on a pay table, the microcontroller 40 instructs a payoff mechanism 50 to award a payoff for that winning outcome to the player in the form of coins or credits.

[0021] FIG. 3 is a block diagram of the architecture of the compact flash medium included in the system memory 42. The compact flash medium is preferably implemented with a CompactFlash™ card available from var-
ious companies such as SanDisk Corporation of Sunnyvale, California. The term "compact flash medium" in this description refers to any device with an interface equivalent that is used as a storage medium. The compact flash medium is approximately the size of a matchbook with a 50-pin connector consisting of two rows of 25 female contacts. Internal to the compact flash medium is a single chip controller 52 and one or more flash memory modules 54. The controller 52 provides an interface between a host system and the flash memory modules 54.

[0022] The compact flash medium has three types of host interface operational modes:

(1) PC card ATA Memory Mode, (2) PC card ATA I/O Mode, and (3) True IDE Mode. Several of the signals on the 50-pin connector change definition based on the interface type chosen. The compact flash medium defaults to PC card ATA Memory Mode unless the -OE pin of the compact flash medium is logic low (grounded) when power is cycled to the medium, which then places the medium in True IDE Mode.

[0023] The PC card ATA I/O Mode is set by changing a Configuration Option Register to one of three I/O access modes, which are: (1) I/O mapped to any 16 byte boundary, (2) I/O mapped to 0x1 F0 - 0x1 F7 and 0x376 - 0x377, and (3) I/O mapped to 0x170 - 0x177 and 0x376 - 0x377. The compact flash medium must be set to PC card ATA I/O Mode from PC card ATA Memory Mode during programming to facilitate a PC card ATA I/O Mode interface.

[0024] The write protection technique described below does not allow data in the compact flash medium to be altered once installed into a socket on a circuit board that utilizes this technique. This allows the medium to be used to store critical game data.

[0025] Regardless of the interface type, data is written to the compact flash medium via a sequence of loading the required parameters, such as the cylinder number or sector count, into appropriate registers, loading the desired command into a Command Register, and then loading data into a Data Register(s). These registers as a whole are often referred to as "Task Registers." The loading of this information is typically performed by a microprocessor or microcontroller device that is connected either directly or via some additional circuitry to the interface of the compact flash medium. If the loading of data into the Data Register is blocked or masked by circuitry, then alteration of the compact flash medium's data can never occur. Any attempt to perform a write sequence will lock up the compact flash medium because the medium's controller 52 will be waiting for a number of data loads into the Data Register that can never occur.

[0026] A preferred implementation utilizes the PC Card ATA Memory Mode interface with a 16-bit data path. With this interface type, the minimum signals required for loading data into the Task Registers consist of 16 data lines (D00-D15), 5 address lines (A0-A3 and A10), two active low card enable signals (-CE1 and -CE2), the active low write enable strobe (-WE), and the active low attribute memory select signal (-REG).

[0027] FIG. 4 is a timing diagram for loading data into the Task Registers using the 16-bit PC Card ATA Memory Mode interface. The valid data on the D00-D15 data lines are loaded on the rising edge of the -WE signal. Both card enable signals (-CE1 and -CE2) must be active low prior to the write enable strobe to indicate a 16-bit transfer. The attribute memory select signal (-REG) must also be inactive prior to the write enable strobe being active. If the -REG signal were low, then the transfer would be to the Configuration Registers of the compact flash medium (access to these registers would not have to be masked to ensure the integrity of the device data). Finally, the address lines will point to the Task Register that the controlling device (a microprocessor or microcontroller) is attempting to load. It should be noted that the PC Card ATA Memory Mode does not use address lines A4-A9.

[0028] FIG. 5 shows the Task Register that is selected based on the address lines. The highlighted selections are the possibilities for selection of the Data Register. The Data Register is the register that must be blocked from being loaded in order to write protect the compact flash medium. From FIG. 5, it can be seen that there are three address ranges that access the Data Register when the compact flash medium is in the PC Card ATA Memory Mode. The first occurs when address lines A10 and A3-A1 are all low (the level of address A0 does not matter because all transfers are 16 bits). The second occurs when address lines A10, A2, and A1 are low and A3 is a high. Finally, the last occurs whenever address line A10 is high.

[0029] FIG. 6 is a block diagram that illustrates one possible way of interconnecting a 16-bit microcontroller 40 and a compact flash socket 56 in order to write protect the compact flash medium when it is inserted into the socket 56. The block on the left represents the 16-bit microcontroller 40 with a generic set of interface pins shown (any standard microprocessor or microcontroller could be used with some additional circuitry possibly being required to provide the basic interface depicted). The block on the right represents a 50-pin compact flash medium socket 56 with a 16-bit PC card ATA Memory Mode interface (only the interface pins relevant to the write protection technique being shown). The smaller block represents additional write protection logic 58 required. The write protection logic 58 could be implemented using a single device or several devices.

[0030] The technique depicted in FIG. 6 stops two of the three Data Register load conditions from occurring by decoding the -IOWR strobe from the microcontroller 40 and the address lines from the microcontroller 40 that are tied to the compact flash socket's A1-A3 lines and then blocking the -WE signal from occurring. The third Data Register load condition is blocked by tying address signal A10 of the compact flash socket 56 to ground.
FIG. 7 is a set of possible logic for implementing the write protection logic block 58 in FIG. 6. This logic allows the -WE signal to become active (low) only when A2 or A1 is a logic '1,' which are the conditions that are allowable in FIG. 5 as long as A10 is a logic '0.' A single device or multiple devices could implement the logic shown in FIG. 7. Other equivalent circuits may also be devised.

Another technique for write protecting the compact flash medium is to block the loading of the Data Register by disabling the -CE1 and -CE2 signals from being active when the address lines are selecting the Data Register. This technique is effective provided that the timing requirements of the compact flash medium are met.

A technique of write protecting the compact flash medium when the medium is inserted into a socket on a gaming circuit board has been discussed. This technique involves circuitry that blocks writing to the Data Register of the compact flash medium by disabling loads of the Data Register. A full explanation of how this is achieved when a 16-bit PC Card ATA Memory Mode interface has also been provided. This write protection technique may also be modified to work for any of the other interface types that the compact flash medium supports. The write protection technique is applicable regardless of the interface type (PC card ATA Memory Mode, PC card ATA I/O Mode, or True IDE Mode) or data width (8 or 16 bits) used.

While the present invention has been described with reference to one or more particular embodiments, those skilled in the art will recognize that many changes may be made thereto without departing from the spirit and scope of the present invention. For example, the compact flash medium may be replaced with a compact storage device, such as a compact disk drive, similar in size to the compact flash medium and having the same interface. An example of such a compact disk drive is the IBM Microdrive TM commercially available from International Business Machines. Each of these embodiments and obvious variations thereof is contemplated as falling within the spirit and scope of the claimed invention, which is set forth in the following claims.

**Claims**

1. An apparatus configured to write protect a storage medium installed in a gaming machine, the apparatus comprising:
   - a socket configured to have a storage medium inserted therein;
   - a controlling device coupled to the socket and configured to access the storage medium; and
   - a write protection logic circuit coupled, as a separate block, between the controlling device and the socket.

2. The apparatus of claim 1, wherein the controlling device includes one of a microprocessor and a micro-controller.

3. The apparatus of any one of claims 1 or 2, wherein the write protection logic circuit is configured to block altering of data on the storage medium.

4. The apparatus of any one of claims 1-3, wherein the write protection logic circuit is configured to disable a load condition for the storage medium.

5. The apparatus of any one of claims 1-4, wherein the storage medium includes a data register configured to receive data to be stored on the storage medium; and wherein the write protection logic circuit is configured to disable writing of data to the data register.

6. The apparatus of claim 5, wherein the storage medium is configured to write data from the controlling device to the data register when an address provided by the controlling device matches the data register and when a write enable signal transitions from active to inactive; and wherein the write protection logic circuit is configured to maintain the write enable signal provided to the socket as inactive when an address matching the data register is provided by the controlling device.

7. The apparatus of claim 6, wherein the write protection logic circuit is configured to allow the write enable signal provided to the socket to be active when an address provided by the controlling device does not match the data register.

8. The apparatus of any one of claims 1-7, wherein the write protection logic circuit comprises Boolean logic elements.

9. The apparatus of any one of claims 1-8, wherein the socket is configured to accept flash storage mediums.

10. The apparatus of any one of claims 1-9, wherein the socket includes a plurality of pins for interfacing with corresponding pins on a storage medium inserted therein; and wherein the write protection logic circuit is coupled between the controlling device and at least a subset of the pins of the socket.

11. A method for write protecting a storage medium inserted into a socket of a gaming machine, the method comprising:
   - receiving at least a portion of an address from a controlling device, the address corresponding
to the storage medium;
receiving a plurality of signals from the controlling device, the plurality of signals configured to cause the storage medium to write data to the address provided by the controlling device; and when the at least a portion of the address matches a data register on the storage medium, disabling at least one signal of the plurality of signals before the at least one signal reaches the socket.

12. The method of claim 11, wherein the at least one signal includes a write enable signal, and wherein the storage medium is configured to write data to the address when the write enable signal transitions from active to inactive; and wherein disabling includes maintaining the write enable signal provided to the socket as inactive.

13. The method of claim 12, comprising:
   allowing the write enable signal to be active when the address provided by the controlling device does not match the data register.

14. The method of any one of claims 11-13, wherein disabling includes blocking the storage medium from being altered while the storage medium is inserted into the socket.

15. The method of any one of claims 11-14, wherein the socket is configured to accept flash storage mediums.

16. The method of any one of claims 11-15, wherein the controlling device includes one of a microprocessor and a microcontroller.
Fig. 2

COIN/CREDIT DETECTOR 46

TOUCH SCREEN/PUSH-BUTTON INPUT KEYS 44

MICROCONTROLLER 40

SYSTEM MEMORY

FLASH MEMORY

RAM

VIDEO DISPLAY 12

PAYOFF MECH 50

SPAKER 48

42

Fig. 3

HOST INTERFACE 52

CONTROLLER 54

DATA IN/OUT

CONTROL

FLASH MODULE(S)

COMPACTFLASH STORAGE DEVICE

Fig. 4

A0-3, A10

-REG

-CE1, -CE2

-WE

D00-15

VALID
# European Search Report

## Documents Considered to Be Relevant

<table>
<thead>
<tr>
<th>Category</th>
<th>Citation of document with indication, where appropriate, of relevant passages</th>
<th>Relevant to claim</th>
</tr>
</thead>
</table>
| X        | US 6 126 070 A (FUKUMI TOMOYA [JP])  
3 October 2000 (2000-10-03)  
* column 3, line 37 - column 6, line 13; figures 1,13-15 *  
* column 7, line 27 - line 43 *  
* column 13, line 11 - column 15, line 53 |
|          | 1-16 |
|          | INV. |
|          | G06F13/42 |
|          | G11C7/24 |
|          | G11C16/22 |
|          | G06F12/14 |
|          | G11C8/20 |

| Y        | US 5 402 385 A (OZEKI TOMOTAKA [JP] ET AL)  
* column 4, line 8 - column 7, line 55; claim 1; figures 1-5 * |
|          | 1-16 |

| Y        | US 5 638 316 A (HOSOKAWA TATSUHIRO [JP] ET AL)  
10 June 1997 (1997-06-10)  
* column 3, line 37 - column 6, line 21; claims 1-6; figures 1-3 * |
|          | 1-16 |

## Technical Fields Searched

<table>
<thead>
<tr>
<th>Classification of the Application (IPC)</th>
</tr>
</thead>
<tbody>
<tr>
<td>G11C</td>
</tr>
<tr>
<td>A63F</td>
</tr>
<tr>
<td>G06F</td>
</tr>
</tbody>
</table>

---

The present search report has been drawn up for all claims.

**Place of Search:** The Hague  
**Date of Completion of the Search:** 19 January 2011  
**Examiner:** Toader, Elena Lidia
ANNEX TO THE EUROPEAN SEARCH REPORT
ON EUROPEAN PATENT APPLICATION NO.

This annex lists the patent family members relating to the patent documents cited in the above-mentioned European search report. The members are as contained in the European Patent Office EDP file on.
The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information.

19-01-2011

<table>
<thead>
<tr>
<th>Patent document cited in search report</th>
<th>Publication date</th>
<th>Patent family member(s)</th>
<th>Publication date</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>FR 2726682 A1</td>
<td>10-05-1996</td>
</tr>
</tbody>
</table>

For more details about this annex: see Official Journal of the European Patent Office, No. 12/82