Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).
Description

[0001] The present invention relates, in general, to semiconductor devices, and more particularly to a sense circuit suitable for use in semiconductor devices.

[0002] In the past, the semiconductor industry has utilised a variety of circuits and techniques for sensing the state of information stored in memories and other types of semiconductor devices. Typically, such circuits utilised one of two states to store information within each cell of the memory. For large size memory erase, utilising memory cells that store only two states results in the memory array occupying a large amount of semiconductor area thereby resulting in high semiconductor costs.

[0003] Also, the prior circuits generally utilise voltage sensing amplifiers that sense the voltage value of information in each cell of the memory array. When the memory cell read, it takes along time for the voltage to charge capacitance's coupled to the memory cell thereby requiring a long read cycle for the memory array.

[0004] In US5594691 an addressing transition detection sensing interface for flash memory having multi-bit cells is disclosed. In EP0750310 a high speed differential current sense amplifier with positive feedback is disclosed.

[0005] Accordingly, it is desirable to have a sense circuit that consumes a small semiconductor area, that can sense more than two states that are stored within a memory cell, and that results in a fast read cycle for the memory array or memory cells.

[0006] This object is achieved by the sense circuit of claim 1.

BRIEF DESCRIPTION OF THE DRAWINGS

[0007]

FIG.1 schematically illustrates a sense circuit in accordance with the present invention;

FIG.2 schematically illustrates a reference circuit for the circuit of FIG.1 in accordance with the present invention;

FIG.3 is an enlarged cross-sectional portion of the circuit of FIG.2 in accordance with the present invention;

FIG.4 schematically illustrates a smart card utilising the circuit of FIG.1 in accordance with the present invention.

DETAILED DESCRIPTION OF THE DRAWINGS

[0008] FIG.1 schematically illustrates a sense circuit 10 that is suitable for use with memory cells or memory arrays that stores multiple states within each cell [not shown]. The memory cell associated with circuit 10 typically utilises one erase state and three programmed states in order to store four different states within each memory cell.

[0009] Circuit 10 includes a first or most significant current sense amplifier 11 and an associated most significant or first output latch 13 that provides a digital signal on a most significant or first output 23 it represents the state detected by amplifier 11 circuit 10 also includes a least significant or second current sense amplifier 12 and associated least significant or second output latch 14 that has a least significant or second output 24 that stores a digital value representing the state detected by amplifier 12.

[0010] An output cell or portion of a memory array [not shown] is connected to a current signal input 17 of circuit 10. The current signal applied to input 17 has one of four different values of current depending on the state stored within the memory cell or memory array. The value of the current signal is detected and decoded by circuit 10 which provides two digital outputs comprising a most significant output bit 23 and a least significant output bit 24 that represent the four digital states stored in the memory cell. A read cycle for a cell within the memory array is composed of four phases. The first phase or bit line precharge phase during which amplifier 11 and 12 are disabled and the signal current is applied to input 17 so that amplifiers 11 and 12 may settle, MSB evaluation phase in which amplifier 11 and latch 13 are enabled to operate, and LSB evaluation phase in which amplifier 11 is disabled and state of latch 13 is frozen while amplifier 12 and latch 14 are unable to operate, followed by a discharge phase in which the bit line connected to bit 17 is discharged.

[0011] During the phase one bit line precharge phase a most significant sense output 20 is held low in order to prevent affecting latch 13 by a most significant pull-down transistor 56 which is enabled by a most significant sense output disabled signal 21. Additionally, a sense amp enable 18 is held high in order to disable sense amp 12 and to facilitate disabling sense amp 11. Because a next bit control 19 is low, transistor 57 is disabled thereby disabling amplifier 11. Signal 18 disables transistor 58 thereby disabling amplifier 12. As enabled 18 goes to a high state, present circuit 27 generates a pulse that presets latches 13 and 14 to a high state so that a most significant output bit 23 and a least significant output bit 24 each have a high state.

[0012] During the evaluate MSB of the read cycle a most significant sense output disable 21 becomes low disabling transistor 56 thereby providing an output signal from amplifier 11 on output 20 and presenting the value of output 20 to latch 13 thereby ensuring that output bit 23 of latch 13 represents the state of output 20.

[0013] In order to determine which of the four voltage states is stored in the bit cell, the value of the current applied to input 17 is compared to three different reference current values which are applied to reference cur-
rent input 26. During the evaluate MSB phase of the read cycle the value applied to input 17 is compared to a first reference current value. If the value of the current applied to input 17 is greater than the first reference current value [i.e. output bit 23 is high] a second current value that is greater than the first current value will be applied to input 26 during the evaluate LSB phase in order to determine the state of output bit 24. However, if the value of the signal applied to input 17 is less than the first reference current, a third reference current value that is less than the first reference current value will be applied to input 26 in order to determine the state of bit 24. During the read cycle, the value of the current applied to input 17 is applied to amplifier 11 by transistor 59 and mirrored to amplifier 12 by transistors 59 and 66 which function as a current mirror. Additionally, the value of the reference current applied to input 26 is applied to amplifier 11 by transistor 67 and mirrored to amplifier 12 by transistor 67 and 68.

[0014] During the evaluate LSB phase of the read cycle next bit control 19 goes high which enables amplifier 11 by disabling transistor 57, freezes the state of latch 13 by disabling transistor 66, and releases output 25 of amplifier 12 by disabling transistor 64 through delayed circuit 16 as will be seen hereinafter, either a second reference current value or a third reference current value is applied to input 26, and coupled to amplifier 12 in order to determine the state of output 24. If the value of the current applied to input 17 is greater than the value of the reference current applied to input 26, output 25 of amplifier 12 goes high thereby causing output 24 to go low, however, if the value of the current applied to input 17 is less than the value of the reference current applied to input 26 output 25 goes high and latch 14 remains preset so that output 24 also stays high. Consequently, the digital state of outputs 23 and 24 represent one of the four voltage value states that were stored on the bit cell.

[0015] Thereafter, control 19 and disable 21 both go low thereby beginning a fourth phase of the read cycle which is used to discharge a bit line [not shown] and ending the four phases of the read cycle utilised to read or determine the value of the voltage stored on the bit cell of a memory array.

[0016] FIG. 2 schematically illustrates a reference current circuit utilised to provide one of three reference current values to input 26 of circuit 10 shown in FIG. 1. Similar elements within FIG. 2 and FIG. 1 have the same reference numbers. Reference current circuit 30 has a voltage input [Vin] that is applied to a voltage supply circuit 31, for example a zener diode. Circuit 31 has a output 53 that is applied to a high precision voltage divider 32. As will be seen hereinafter, divider 32 has six resistors which divide the voltage applied to input 53 and provides six reference voltages to high voltage mugs 33. Multiplexer 33 has a read control input 59 that selects three read reference voltages from the six voltages provided by divider 32. The value of most significant output bit 23 is also applied to mugs 33 in order to determine which of the three currents should be applied to outputs 34, 36 and 37 of multiplexer 33.

[0017] Divider 32 converts the voltage applied to input 53 from a voltage value to six current values that are applied to multiplexer 33.

[0018] The first output current is applied to output 35 and to the gate of a transistor 49 which is part of a select circuit 41 that is utilised to select the first referenced current that is applied to input 26. Output 36 is coupled to the gate of transistor 49. Transistor 49 has a double poly-silicon layer gate and is constructed in the same manner as the storage transistor utilised in the storage cell of the memory array. Both poly-layers of transistor 49 are shorted together so that transistor 49 functions as a normal ordinary transistor. Because transistor 49 is constructed in a similar manner than a storage cell transistor, the reference current applied to output 42 of select circuit 41 tracks the signal current provided by the cells so that process variations do not affect the accuracy of circuit 10. Transistor 49 has a source coupled to ground or a voltage return and a drain coupled to a source of a select transistor 48. A gate of transistor 48 is coupled to a first reference control input 72, and a drain is connected to an output 42 of circuit 41 which is coupled to input 26 via a matching load transistor 54. The second reference current supplied by multiplexer 33 is applied to a transistor 47 and is similar to transistor 49. Transistor 47 is part of a reference cell 38 that is similar to reference cell 41. Cell 38 has a select transistor 46 having a gate that is coupled to second reference control input 73 that is used to select the second reference current to input 26. A third reference cell 43 has a compensation transistor 52 that has a gate connected to output 37 of mugs 33 in order to receive the third reference current. Transistor 52 is constructed and functions similarly to transistor 49. Cell 43 also has a select transistor 51 that has a gate coupled to a third control input 71 that functions to select the third reference current coupled to input 26.

[0019] FIG. 3 illustrates an enlarged cross-sectional portion of voltage divider 32 shown in FIG. 2. Similar elements are indicated by the same reference numbers. Divider 32 is formed on a substrate 61 and includes a layer of poly-silicon 62 that is formed on substrate 61. One end of layer 62 is connected to input 53. Periodically spaced thereafter are taps or electrical connection points 63 that are spaced at the same interval in order to create six resistors of equal value. Thus, divider 32 is a strain of poly-silicon with taps spaced along the poly-silicon string. Poly-silicon is utilised for the resistors because poly-silicon is very stable with temperature which helps ensure that the reference currents provided by divider 32 are very stable with temperature. Additionally, poly-silicon has a high resistance so that divider 32 minimises the amount of current and power dissipated by divider 32.

[0020] FIG. 4 Schematically illustrates a smart card or personal data carrier that utilises circuit 10 and circuit
30. Carrier 200 includes a carrier envelope, such as plastic, 203 which encapsulates a control element 201, for example a micro-computer unit. Control unit 201 typically has a memory array 202 which is coupled to circuit 10 which in turn utilizes circuit 30. Because of the advantages provided by circuits 10 and 30, unit 201 utilizes a small area and provides rapid operation which increases the carrier 200 maybe utilised.

[0021] By now it should be apparent that there has been provided a novel sense circuit. Utilising current sense amplifiers increases the operating frequency and reduces the access time and cycle time throughout the memory that is coupled to the sense circuit. Utilising a four phase read cycle facilities using multiple comparisons to determine the four digital states that may be stored in memory cell. Storing four states within one memory cell reduces the amount of silicon and reduces the cost of the memory and control unit that utilises the memory array. Forming reference current selection transistors to have the same structure as the memory cell transistors ensures that the reference current tracks the signal current thereby increasing the reliability of the memory array. Utilising poly-silicon resistors to form multiple reference currents assists in ensuring that the reference current tracks the signal current over temperature thereby further increasing the reliability of the memory circuit.

Claims

1. A sense circuit (10) comprising:

   a first current mirror current sense amplifier (11,59,67) coupled to receive a signal current and a reference current, the first current mirror current sense amplifier having a first output; a first output latch (13) coupled to receive the first output, the first output latch having a first digital output (23); a second current mirror current sense amplifier (12,59,67) coupled to receive the signal current and the reference current, the second current mirror current sense amplifier having a second output wherein the first current mirror current sense amplifier is disabled during a portion of time that the second current mirror current sense amplifier is enabled; and a second output latch (14) coupled to receive the second output, the second output latch having a second digital output (24), the reference current having a first value before said portion of time and having a second value different than the first value during said portion of time, and means for selecting the reference current value in dependence on the first digital output.

2. The sense circuit (10) of claim 1 further including a reference current circuit (30) having three reference current outputs (34,36,37) wherein a first reference current output is coupled to the first current mirror current sense amplifier (11,59,67) by a first select circuit (41) and the second current mirror current sense amplifier (12,59,67) is coupled to one of a second reference current output by a second select circuit (38) or a third reference current output by a third select circuit (43).

3. The sense circuit (10) of claim 2 wherein the first, second, and third select circuits (38,41,43) each include a polysilicon transistor having a gate that utilizes a poly 1 layer.

4. The sense circuit (10) of claim 2 or 3 wherein the value of the first digital output determines whether the second or third reference current output is coupled to the second current mirror current sense amplifier (12,59,67).

5. The sense circuit (10) of claim 1 wherein an output value of the second digital output is frozen during a time that an output value of the first digital output is enabled and the output value of the first digital output is frozen during a time that the output value of the second digital output is enabled.

6. A portable data carrier (200) having the sense circuit (10) as claimed in claim 1.

Patentansprüche

1. Leseschaltung (10), die Folgendes umfasst:

   einen ersten Stromspiegel-Leseverstärker (11, 59, 67), der so geschaltet ist, dass er einen Signalstrom und einen Referenzstrom empfängt, wobei der erste Spiegelstrom-Leseverstärker einen ersten Ausgang hat; ein erstes Ausgangslatch (13), das so geschaltet ist, dass es den ersten Ausgang empfängt, wobei das erste Ausgangslatch einen ersten digitalen Ausgang (23) hat; einen zweiten Stromspiegel-Leseverstärker (12, 59, 67), der so geschaltet ist, dass er den Signalstrom und den Referenzstrom empfängt, wobei der zweite Stromspiegel-Leseverstärker einen zweiten Ausgang hat, wobei der erste Stromspiegel-Leseverstärker während eines Zeitabschnitts gesperrt ist, in dem der zweiten Stromspiegel-Leseverstärker aktiviert ist; und ein zweites Ausgangslatch (14), das so geschaltet ist, dass es den zweiten Ausgang empfängt, wobei das zweite Ausgangslatch einen zweiten digitalen Ausgang (24) hat;

2. Leseschaltung (10) nach Anspruch 1, die ferner eine Referenzstromschaltung (30) mit drei Referenzstromausgängen (34, 36, 37) umfasst, wobei ein erster Referenzstromausgang mit dem ersten Stromspiegel-Leseverstärker (11, 59, 67) durch eine erste Wählschaltung (41) verbunden ist und der zweite Stromspiegel-Leseverstärker (12, 59, 67) mit einem zweiten Referenzstromausgang durch eine zweite Wählschaltung (38) oder mit einem dritten Referenzstromausgang durch eine dritte Wählschaltung (43) verbunden ist.

3. Leseschaltung (10) nach Anspruch 2, bei der die erste, die zweite und die dritte Wählschaltung (38, 41, 43) jeweils einen Polysiliciumtransistor mit einem Gate umfasst, bei dem eine Poly-1-Schicht verwendet wird.

4. Leseschaltung (10) nach Anspruch 2 oder 3, bei der der Wert des ersten digitalen Ausgangs bestimmt, ob der zweite oder der dritte Referenzstromausgang mit dem zweiten Stromspiegel-Leseverstärker (12, 59, 67) verbunden wird.

5. Leseschaltung (10) nach Anspruch 1, bei der ein Ausgangswert des zweiten digitalen Ausgangs bestimmte, der Ausgangswert des ersten digitalen Ausgangs während einer Zeit eingefroren wird, der Ausgangswert des zweiten digitalen Ausgangs während einer Zeit eingefroren wird, in der der Ausgangswert des zweiten digitalen Ausgangs aktiviert ist.

6. Tragbarer Datenträger (200) mit der Leseschaltung (10) nach Anspruch 1.

Revendications

1. Circuit de détection (10) comprenant:
   un premier amplificateur (11, 59, 67) de détection de courant formant miroir de courant, coupé pour recevoir le courant de signal et le courant de référence, le premier amplificateur de détection de courant formant miroir de courant ayant un second signal de sortie, le premier circuit de verrouillage de sortie (13) coupé de manière à recevoir le premier signal de sortie, le premier circuit de verrouillage de sortie possédant une première sortie numérique (23);
   un second amplificateur (12, 59, 67) de détection de courant formant miroir de courant, coupé pour recevoir le courant de signal et le courant de référence, le second amplificateur de détection de courant formant miroir de courant ayant un second signal de sortie, le premier amplificateur de détection de courant formant miroir de courant étant invalidé pendant un intervalle de temps pendant lequel le second amplificateur de détection de courant formant miroir de courant est validé;
   un second circuit de verrouillage de sortie (14) coupé de manière à recevoir le second signal de sortie, le second circuit de verrouillage de sortie ayant une seconde sortie numérique (24), le courant de référence possédant une première valeur avant ledit intervalle de temps et possédant une seconde valeur différente de la première valeur pendant ledit intervalle de temps, et des moyens pour sélectionner la valeur de courant de référence en fonction du premier signal de sortie numérique.

2. Circuit de détection (10) selon la revendication 1, comprenant en outre un circuit de courant de référence (30) comportant trois sorties de courant de référence (34, 36, 37), une première sortie de courant de référence étant couplée au premier amplificateur (11, 59, 67) de détection de courant formant miroir de courant, le deuxième amplificateur (12, 59, 67) de détection de courant formant miroir de courant ayant un premier circuit de sélection, et le second amplificateur (12, 59, 67) de détection de courant formant miroir de courant étant couplé à une seconde sortie du courant de référence par un second circuit de sélection (30) ou à une troisième sortie du courant de référence par un troisième circuit de sélection (43).

3. Circuit de détection (10) selon la revendication 2, dans lequel les premier, second et troisième circuits de sélection (38, 41, 43) incluent chacun un transistor en polysilicium comportant une grille qui utilise la couche de polysilicium 1.

4. Circuit de détection (10) selon la revendication 2 ou 3, dans lequel la valeur de la première sortie numérique détermine si la seconde ou troisième sortie du courant de référence est couplée au second amplificateur (12, 59, 67) de détection du courant du miroir de courant.

5. Circuit de détection (10) selon la revendication 1, dans lequel la valeur de sortie de la seconde sortie numérique est gelée pendant un intervalle de temps pendant lequel une valeur de sortie de la première sortie numérique est validée, et la valeur de
sortie de la première sortie numérique est gelée pendant un intervalle de temps pendant lequel la valeur de sortie de la seconde sortie numérique est validée.

6. Circuit portable (200) de transmission de données comportant le circuit de détection (10) tel que revendiqué dans la revendication 1.