Date of publication and mention of the grant of the patent: 24.05.2000 Bulletin 2000/21

Application number: 95309542.9

Date of filing: 29.12.1995

Improvements in or relating to thermal sensors

Verbesserungen an oder bezüglich Wärmesensoren

Améliorations à ou concernant des senseurs thermiques

Designated Contracting States: DE FR GB IT NL

Priority: 03.01.1995 US 368068

Date of publication of application: 10.07.1996 Bulletin 1996/28

Proprietor: Raytheon Company
Lexington, Massachusetts 02173 (US)

Inventors:
• Belcher, James F.
  Plano, TX 78025 (US)

• Summerfelt, Scott R.
  Dallas, TX 75243 (US)

• Beratan, Howard R.
  Richardson, TX 75081 (US)

Representative: Nettleton, John Victor et al
Abel & Imray
20 Red Lion Street
London WC1R 4PQ (GB)

References cited:
EP-A- 0 567 063
EP-A- 0 663 696
EP-A- 0 677 500

Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).
Description

[0001] The invention relates generally to semiconductor fabrication processes and more specifically to a method for forming a focal plane array of thermal sensors having thermally sensitive elements.

[0002] One common application for thermal sensors is in thermal (infrared) detection devices such as night vision equipment. One such class of thermal detection devices includes a focal plane array of infrared detector elements or thermal sensors coupled to an integrated circuit substrate with a corresponding number of contact pads disposed between the focal plane array and the integrated circuit substrate. The thermal sensors typically define the respective picture elements or pixels of the resulting thermal image.

[0003] One type of thermal sensor includes a thermally sensitive element formed from pyroelectric material that exhibits a state of electrical polarization and capacitance dependent upon temperature changes in response to thermal radiation. Barium strontium titanate (BST) is one example of such pyroelectric material. For some applications, an infrared absorber and common electrode assembly may be disposed on one side of the thermally sensitive elements. A sensor signal electrode may be disposed on the opposite side of each thermally sensitive element. The infrared absorber and common electrode assembly typically extends across the surface of the associated focal plane array and may be coupled to each of the thermally sensitive elements. Each thermally sensitive element may have its own separate signal sensor electrode. Each infrared detector element or thermal sensor is defined (in part) by the infrared absorber and common electrode assembly and a respective sensor signal electrode. The thermally sensitive elements may function as a dielectric disposed between the common electrode and the respective sensor signal electrodes which function as capacitive plates.

[0004] Various techniques associated with fabrication of very large scale integrated circuits have been used to fabricate a focal plane array and its associated integrated circuit substrate. Examples of such techniques include wet etching and dry etching. Such dry etching techniques typically include ion milling, plasma etching, reactive ion etching, and reactive ion beam etching. Also, laser etching or milling techniques have been used for some applications. Both isotropic and anisotropic etching techniques may be used depending upon the desired configuration for the resulting focal plane array and/or its associated integrated circuit substrate.

[0005] Problems associated with both wet and dry etching techniques include undesired etching of the mask layer and/or undesired etching of the substrate and/or other layers deposited during previous fabrication steps. Also, techniques for determining the desired end point of an etching process are critical to prevent over etching and to increase both throughput and reproducibility of the fabrication process. Previously available etching techniques have not provided the desired selectivity to effectively fabricate a focal plane array with the desired throughput and reproducibility between product runs. Ion milling and laser milling techniques are often unsatisfactory because it is difficult to find a relatively thin but effective etch stop to prevent both techniques from removing more material than desired.

[0006] Laser milling often requires thermal annealing and other complex processing due to the interaction between the laser and the material used to form the substrate. Also, laser milling frequently produces slag which further limits the use of this technique. Presently available dry etching techniques require expensive, complex equipment and processes which are not compatible with low cost, high volume production of thermal sensors. Presently available dry etching techniques also require a relatively large or thick etch stop to prevent undesired removal of material.

[0007] According to the present invention there is provided a method of forming a thermally sensitive element in an array on a substrate, the method comprising the steps of: forming a first layer of electrically conductive contacts on one side of said substrate to at least partially define masked and unmasked regions thereof, forming a second layer of electrically conductive contacts on said first layer of contacts, encapsulating the exposed portions of said second layer of contacts with a radiation etch mask layer; and exposing said unmasked regions of said substrate to an etchant while irradiating from said one side said unmasked regions with electromagnetic energy substantially normal to the surface of said substrate, wherein said etchant etches said unmasked regions faster than said radiation etch mask layer.

[0008] In accordance with the present invention, the disadvantages and problems associated with previous techniques such as plasma etching, ion milling, and laser milling used to fabricate thermal sensors from a substrate having multiple layers of different materials disposed thereon have been substantially reduced or eliminated. The present invention allows fabricating a thermal sensor from a substrate of selected pyroelectric and/or bolometric material using an ultraviolet electromagnetic radiation activated etching process with enhanced masking to protect selected regions of the substrate. The resulting thermal sensors cooperate with each other to form a focal plane array which may be coupled with a thermal isolation structure disposed on an integrated circuit substrate as part of a thermal imaging system. Multiple thermally sensitive elements may be formed from a substrate of pyroelectric material having a portion of an infrared absorber and common electrode assembly attached to one side of each thermally sensitive element and an electrically conductive contact disposed on the opposite side of each thermally sensitive element.

[0009] Technical advantages provided include an anisotropic etching process that substantially reduces or eliminates undercutting of mask layers associated with
respective masked regions of a substrate and substantially increases the etch rate as compared to other fabrication techniques.

[0010] Further technical advantages provided include an etching process that selectively etches through only one side of a substrate to an infrared absorber and common electrode assembly. The etching processes are highly selective and differentiate between the various materials typically used to form a focal plane array associated with a thermal detector. For example, the processes allow selectively etching different materials such as masked and unmasked regions of a substrate of pyroelectric material and portions of an infrared absorber and common electrode assembly disposed on the substrate opposite from the masked and unmasked regions to produce an array of thermal sensors that have a desired geometrical configuration and electrical signal characteristics.

[0011] With reference to the accompanying drawings, there will be described a method for forming an array of thermal sensors from a pyroelectric substrate having an infrared absorber and common electrode assembly attached thereto. A first layer of metal contacts is formed to define masked and unmasked regions of the substrate. A second layer of metal contacts is formed on the first layer of contacts. A mask layer is formed to encapsulate the exposed portions of the second layer of contacts. The unmasked regions are exposed to an etchant and irradiated to substantially increase the reactivity between the unmasked regions and the etchant such that during irradiation, the etchant etches the unmasked regions substantially faster than the first layer of contacts and the mask layer.

[0012] An advantage provided is the directional etching of a substrate from one side to the other side to form an array of thermally isolated temperature sensitive elements that are attached to an infrared absorber and common electrode assembly.

[0013] Additional technical advantages include providing a highly directional, anisotropic etching process which induces very little material damage or change in surface composition of selected materials. Combining ultraviolet electromagnetic irradiation with etching techniques in accordance with the teachings of the present invention allows relatively low cost equipment to produce a relatively fast etch rate as compared to previous techniques. The present invention allows batch processing of substrates at relatively low temperatures and avoids the costs of high temperature, expensive annealing techniques. Also, the present invention allows using of relatively thin etch stops to prevent undesired removal of material while at the same time allowing for reticulation of very complex geometric patterns.

[0014] Ways of carrying out the invention will now be described by way of example only with reference to the accompanying drawings, in which:

FIGURE 1 is a perspective view showing a portion of a thermal imaging system that can be formed according to methods of the present invention; FIGURE 2A is a drawing in section with portions broken away of an electromagnetic radiation etch mask structure formed on one side of a substrate having portions of an infrared absorber and common electrode assembly attached to its other side; FIGURE 2B shows an alternate embodiment of the electromagnetic radiation etch mask structure of FIGURE 2A; FIGURE 3A is a drawing in section with portions broken away of a combination dry-etch/radiation etch mask structure formed on one side of a substrate having portions of an infrared absorber and common electrode assembly attached to its other side; FIGURE 3B shows the substrate and mask structure of FIGURE 3A after exposure to a selected dry etching process; FIGURE 4A shows an alternate embodiment of the dry-etch/radiation etch mask structure of FIGURE 3A. FIGURE 4B shows the substrate and mask structure of FIGURE 4A after exposure to a selected dry etching process; and FIGURE 5 shows the substrate and mask structures of FIGURES 2A-B, 3A, and 4B after exposure to an electromagnetic radiation etching process.

[0015] The methods illustrated in FIGURES 3A, 3B, 4A and 4B are the subject of claims in co-pending European patent application No. 95309543.7.

[0016] The preferred embodiments of the present invention and its advantages are best understood by referring to FIGURES 1-5 of the drawings, like numerals being used for like and corresponding parts of the various drawings.

[0017] FIGURE 1 shows a portion of thermal imaging system 10 having focal plane array 12 comprising an array of thermal sensors 14 that can be formed according to the methods of the present invention. Sensors 14 each include a thermally sensitive element 16, which may be formed from a pyroelectric substrate comprising barium strontium titanate (BST). Thermally sensitive element 16 may be formed from various types of pyroelectric and/or bolometric material.

[0018] In one example, infrared absorber and common electrode assembly 18 is preferably attached to one side of each thermally sensitive element 16. Infrared absorber and common electrode assembly 18 is typically a multiple layered structure that forms a resonant cavity tuned to maximize absorption of the selected infrared spectrum depending in part upon the type of material used to form thermally sensitive element 16. Infrared absorber and common electrode assembly 18 includes common electrode 20 which is preferably attached to one side of each thermally sensitive element 16.
One or more layers of thermal sensitive optical coating 22 may be disposed on common electrode 20 opposite from thermally sensitive elements 16. Optical coating 22 may be formed from an organic material such as parylene. The thickness of optical coating 22 may be adjusted as appropriate for its refractive index to maximize absorption over the desired infrared spectrum. A thin outer layer 24 of semi-transparent metal or other suitable material may be disposed on optical coating 22 opposite from common electrode 20. Nichrome (NiCr) is one example of the material which may be used to form common electrode 20. Common electrode 20 is typically relatively thin as compared to optical coating 22.

Sensor signal electrodes 26 are preferably attached to the respective opposite side of each thermally sensitive element 16. Slots 28 may be formed, i.e., etched into common electrode 20 to provide enhanced thermal isolation between adjacent thermal sensors 14. Alternatively, slots 28 may extend partially or fully through optical coating 22 and outer layer 24.

Thermal isolation structures 30 are typically provided to support thermal sensors 14 on integrated-circuit substrate 32. Each isolation structure 30 includes a mesa-type structure 34, a mesa strip conductor 36, and a contact pad 38. A layer 40 of metallic bump-bonding material may be used to electrically couple each mesa-strip conductor 36 to a respective sensor signal electrode 26.

In operation, thermal imaging system 10 forms a pixel image of a scene from absorbed infrared radiation. Each thermal sensor 14 provides an electrical signal whose value is proportional to the amount of infrared radiation absorbed by the respective thermal sensor 14. Thus, each thermal sensor 14 provides data for one pixel of the resulting image.

A first embodiment of the present invention comprises a method for forming thermally sensitive elements 16 and related components of thermal sensors 14 by etching substrate 46 and multiple layers of material disposed thereon (FIGURES 2A - 4B) from one side only. As previously noted, substrate 46 may be formed from various types of pyroelectric and/or bolometric material.

Substrate 46 preferably has dimensions associated with four, six or eight inch disks or wafers compatible with fabrication techniques for very large scale integrated circuits. Infrared absorber and common electrode assembly 18 is preferably attached to one side of substrate 46. As shown in FIGURES 2A through 4B, various types of mask structures 44 may be formed on the other side of substrate 46 opposite from common electrode 20. Mask structures 44 and 74 are used to provide masked regions 61 and unmasked regions 68 on substrate 46.

FIGURE 2A illustrates a radiation etch mask structure 44, which can be used in conjunction with a radiation etching process to form an array of thermally sensitive elements 16 (FIGURE 1) from substrate 46 having infrared absorber and common electrode assembly 18 formed on the one side thereof. Etch stops 50 may be formed to protect or allow reticulation of selected portions of infrared absorber and common electrode assembly 18. As described above, infrared absorber and common electrode assembly 18 comprises a common electrode 20, an optical coating 22, and an outer layer 24. Typically, optical coating 22 comprises an absorbing layer 54 and a semi-transparent layer 56.

The thickness of absorbing layer 54 is preferably an odd number of quarter wavelengths of the infrared wavelength that infrared absorber and common electrode assembly 18 is designed to absorb. Layer 56 is preferably semi-transparent to this chosen infrared wavelength.

In one example, electrode 20 and layer 56 comprise titanium tungsten (Ti/W), layer 54 comprises polyamide or parylene, and optional outer layer 24 comprises parylene. Alternative structures and formations for infrared absorber and common electrode assembly 18 are further described in Published European Patent document 0,677,500 (Attorney's Docket TI-19182) and assigned to Texas Instruments Incorporated, Dallas, TX.

Mask structure 44 may be formed on one side of substrate 46 using vapor deposition or similar semiconductor fabrication techniques. A first layer of electrically conductive contacts 60 may be formed on the other side of substrate 46 to partially define masked regions 61 and unmasked regions 68 of substrate 46. Masked regions 61 are the regions of substrate 46 that remain unetched during the etching process, and thus become thermally sensitive elements 16 after the completion of...
the various fabrication processes. The dashed lines separating regions 61 and 68 are angled to indicate that the selected etchant may undercut mask structure 44 during the etching process. For this reason, portions of unmasked regions 68 lie beneath the associated mask structure 44.

[0030] A second layer of electrically conductive contacts 62 may be formed over first layer of contacts 60. Together, contacts 60 and 62 form electrodes 26. Layer 40 of bump bonding material may be formed on second layer of contacts 62. Alternatively, layer 40 may be formed after completion of etching substrate 46. A mask layer 66 may then be formed to encapsulate the exposed portions of contacts 62, and if layer 40 is present, the exposed portions thereof. Such encapsulation forms a fluid barrier between an etchant 70 and contacts 62 and layer 40. However, as shown, the side portions of first layer of contacts 60 may remain exposed. Thus, contacts 60 typically comprise a material that is substantially nonreactive with etchant 70. In one example, contacts 60 may comprise titanium tungsten (TiW) or platinum (Pt). Contacts 62 may comprise layers of Nichrome and gold, bonding layer 40 may comprise bump bonding material such as indium (In), and mask layer 66 may comprise spun-on silicon dioxide (SiO2).

[0031] Contacts 60 and/or 62 may be formed from other types of materials such as nickel, platinum, tantalum, palladium, ruthenium, ruthenium oxide and other materials having the desired characteristics for the specific application. Mask layer 66 may also be formed from various non-metal elements and compounds which absorb electromagnetic radiation during etching of unmasked regions 68, but are either not etched or etched at a slower rate by the selected etchant 70. Examples of such alternative materials will be discussed later in more detail.

[0032] Still referring to FIGURE 2A, a process controller (not shown) may be used to expose mask structure 44 and unmasked regions 68 to etchant 70 and to activate a radiation source (not shown) that irradiates regions 68 with electromagnetic radiation, typically ultraviolet radiation (UVR) having a wavelength less than 400 nanometers in a direction substantially normal to the surface of substrate 46. The UVR substantially increases the reactivity between etchant 70 and the irradiated portions of unmasked regions 68 in contact therewith. In contrast, the UVR has relatively little effect on the reactivities between etchant 70 and mask layers 66 and the exposed portions of contacts 60. Furthermore, because contacts 60 and 62 cooperate with each other to shield masked regions 61 and the UVR is substantially normal to the surface of substrate 46, the UVR has essentially no effect on the reactivity between etchant 70 and the exposed sidewalls of masked regions 61. Thus, during the irradiation step, etchant 70 may etch unmasked regions 68 as much as ten (10) times faster than it etches mask layer 66 and the exposed portions of contacts 60.

[0033] In one example, etchant 70 may include a chloride solution comprising ten percent (10%) HCl plus water. However, etchant 70 may be any fluid or other substance that is compatible with the described UVR etching process. For some applications etchant 70 may be a chloride salt solution such as NH4Cl or NaCl. For other applications various acid and salt solutions such as HF, HBr, HI, NH4F, NH4Br, NH4I, CaF2, KBr, NaI and other simple salt or acid solutions may be satisfactorily used as etchant 70.

[0034] The process controller will preferably continue the irradiation until etchant 70 etches through unmasked regions 68 to etch stop 50. During the irradiation stop, etchant 70 is preferably selected to etch unmasked regions 68 at least ten (10) times faster than it will etch stop 50. If common electrode 20 is formed from a material that is substantially nonreactive with etchant 70, and no reticulation of infrared absorber and common electrode assembly 18 is desired, etch stop 50 may be omitted.

[0035] In order to reduce thermal transfer between thermal sensors 14 beyond the reduction provided by thermal isolation structure 30, the process controller may commence a reticulation process to partially or fully reticulate infrared absorber and common electrode assembly 18 to form slots 28 (FIGURE 1). Etch stops 50 define openings 72 that expose the portions of coating 18 that are to be reticulated. Next, depending on the desired degree of thermal isolation, the process controller may commence a reticulation process to etch partially or fully through these exposed portions of infrared absorber and common electrode assembly 18. As shown in FIGURE 1, the reticulation process only reticulates through common electrode 20 to form slots 28. The reticulation process may entail the use of etchant 70 or other selected etchants that are reactive with the various layers of infrared absorber and common electrode assembly 18 that are desired to be reticulated. After the etching and reticulation processes are complete, mask layers 66 may be removed by conventional techniques.

[0036] Mask layers 66 and other mask structures may be formed from spun-on silicon dioxide. Also, various other non-metal elements and compounds which absorb electromagnetic radiation during etching of unmasked regions 68 but are not etched by the selected etchant 70 may also be satisfactorily used. Examples of other alternative materials for forming mask layers include spun-on silicon oxide doped with transition metals such as iron (Fe), palladium (Pd) or manganese (Mn) which will absorb electromagnetic radiation and still not react with the selected etchant 70. Poly-Si is an example of another material which absorbs electromagnetic radiation and only etches slowly when exposed to selected etchant 70. Further alternative materials include silicon nitride (Si3N4), aluminum oxide (Al2O3), boric acid (B2O3) and tantalum oxide (Ta2O5). The above materials may be selectively deposited as desired using stand-
ard semiconductor fabrication techniques such as spun-on and fired, chemical vapor deposition, plasma enhanced chemical vapor deposition, sputter deposition, reactive sputter deposition as well as electron beam and thermal evaporation with or without reactive deposition.

[0037] FIGURE 2B illustrates an alternative example of radiation etch mask structure 44 in which mask layers 66 encapsulates the exposed portions of first layer of contacts 60 in addition to encapsulating the exposed portions of layers 68 and 70. This encapsulation forms a fluid barrier between contacts 60 and etchant 70 and thus allows contacts 60 to comprise a material that may be substantially reactive with etchant 70. The etching and reticulation processes used with alternate mask structure 44 are otherwise similar to those discussed above in conjunction with the embodiment shown in FIGURE 2A.

[0038] FIGURE 3A shows a combination mask structure 71, which comprises a dry etch mask structure 74 and a radiation etch mask structure 44 of FIGURE 2A. Combination mask structure 71 allows the process controller to use a combination dry etch/radiation etch process to etch unmasked regions 68. Typically, ion-milling may be used to etch an initial portion of each unmasked region 68, and a radiation etch process, such as the above-described UVR etch process, to etch the remaining portion of each unmasked region 68. Thus, the process can realize the advantages of a dry etch process for most of the etching process without causing damage to infrared absorber and common electrode assembly 18.

[0039] First, the dry etch process etches a predetermined distance from one side of unmasked regions 68 toward the other side adjacent to infrared absorber and common electrode assembly 18. This predetermined distance leaves remaining portions of unmasked regions 68 having a thickness that is sufficient to prevent the dry etch process from damaging infrared absorber and common electrode assembly 18. The value of the predetermined distance varies according to the dry etch process and the type of material used to form substrate 46.

[0040] FIGURE 3B shows the semiconductor structure of FIGURE 3A after the completion of the dry etching process and during the initial stages of the radiation etching process. The remaining portions of unmasked regions 68 have been substantially removed leaving thermally sensitive elements 16, and slots 28 are reticulated through common electrode 20. However, as discussed above, slots 28 may be omitted or may be reticulated partially or fully through layers 54, 56, and outer layer 24 as well as through common electrode 20. After the removal of mask layers 66, bonding layers 40 can be attached to mesa-strip conductors 36 of thermal isolation structures 30 to form thermal imaging system 10.

[0041] FIGURE 4A shows an alternate embodiment of combination mask structure 71, which is similar to that of FIGURE 3A except that mask layer 66 encapsulates the exposed portions of first layer of contacts 60 as described above in conjunction with FIGURE 2B. The dry etching process used with alternate mask structure 71 is otherwise similar to those discussed above in conjunction with the embodiment shown in FIGURE 3A.

[0042] FIGURE 4B shows combination mask structure 71 of FIGURE 4A after completion of the dry etching process and during the initial stages of the radiation etching process. The remaining portions of unmasked regions 68 are radiation etched and slots 28 may be reticulated as discussed above in conjunction with the embodiment shown in FIGURE 3B.

[0043] FIGURE 5 shows the resulting semiconductor structure of FIGURES 2A-B, 3B, and 4B after the completion of the radiation etching process but before radiation etch mask layers 66 have been removed. Unmasked regions 68 have been substantially removed leaving thermally sensitive elements 16, and slots 28 are reticulated through common electrode 20. However, as discussed above, slots 28 may be omitted or may be reticulated partially or fully through layers 54, 56, and outer layer 24 as well as through common electrode 20. After the removal of mask layers 66, bonding layers 40 can be attached to mesa-strip conductors 36 of thermal isolation structures 30 to form thermal imaging system 10.

[0044] Referring again to FIGURES 3A and 4A, dry etch mask 74 is a tri-level mask comprising three layers 76, 78, and 80. Photosensitive, i.e., outer, mask layer 76 comprises a photoresist and has a thickness of approximately 1.5 micrometers (μm). Dry etch-selective, i.e., intermediate, mask layer 78 may comprise TiW and has a thickness of approximately 1,000 angstroms (Å). Ion-milling, i.e., inner, mask layer 80 may comprise a photoresist and has a thickness of approximately 15 μm. Outer layer 76 may be patterned by standard photolithographic means and used as an etch mask for underlying intermediate layer 78. After intermediate layer 78 is patterned by plasma etch means using the gas CF₄ or an equivalent, intermediate layer 78 is used as a mask for underlying inner layer 80. Outer layer 76 may be partially or fully etched away at the same time that inner layer 80 is etched. Vertical sidewalls of inner layer mask layer 80 are preferably achieved with a low pressure (<10 mTorr) dry etch.

The resulting vertical sidewall tri-level mask 74 is now used as an ion-mill mask during ion milling of the initial portion of each unmasked region 68. Typically, any portion of layers 76 and 78 remaining after the etching of layer 80 will be etched away during the ion milling of unmasked regions 68. Furthermore, depending upon the predetermined distance (i.e., the depth occupied by the initial portions of unmasked regions 68) the ion-milling process may etch away a substantial portion of inner layer 80. Thus, dry etch mask 74, and particularly inner...
layer 80, are made thick enough so that radiation etch mask structure 44 is not damaged during the ion-milling process. Dry etch mask 74 and the formation thereof are described in Published European Patent document 0,677,500 (Attorney's Docket No. TI-19182) and assigned to Texas Instruments Incorporated, Dallas, TX.

Claims

1. A method of forming a thermally sensitive element (14, 16) in an array (12) on a substrate (46), the method comprising the steps of:

   forming a first layer of electrically conductive contacts (60) on one side of said substrate to at least partially define masked (61) and unmasked (68) regions thereof;

   forming a second layer of electrically conductive contacts (62) on said first layer of contacts; encapsulating the exposed portions of said second layer of contacts with a radiation etch mask layer (44, 66); and exposing said unmasked regions of said substrate to an etchant (70) while irradiating from said one side said unmasked regions with electromagnetic energy substantially normal to the surface of said substrate, wherein said etchant etches said unmasked regions faster than said radiation etch mask layer.

2. The method of Claim 1, wherein said step of encapsulating with said radiation etch mask layer includes the step of encapsulating exposed portions of said first layer of contacts with said radiation etch mask layer.

3. The method of Claim 1 or Claim 2, wherein said etching step uses an etchant comprising a chloride solution.

4. The method of Claims 1 to 3, wherein said step of irradiating comprises irradiating said unmasked regions with ultraviolet light.

5. The method of Claims 1 to 4, wherein during said step of irradiating, said etchant etches through said unmasked regions to said etch stop, and etches said unmasked regions substantially faster than said etch stop.

6. The method of Claim 5, further comprising the steps of:

   forming an etch stop (50) disposed between said substrate and said infrared absorber and common electrode assembly in general alignment with said unmasked regions; and

7. The method of Claim 6, further comprising forming said etch stop such that it defines openings (72) that expose portions of said infrared absorber and common electrode assembly, the method further comprising etching said exposed portions of said infrared absorber and common electrode assembly to form slots (28) therein.

8. The method of Claims 1 to 7, wherein said etching step uses an etchant comprising 10% hydrochloric acid (HCl) in a water solution.

9. The method of Claims 1 to 8, further comprising forming said first and second layers of said contacts from a material selected from the group of materials containing nickel, nichrome, platinum, titanium tungsten, tantalum, palladium, ruthenium and ruthenium oxide and combinations thereof.

10. The method of Claims 1 to 9, wherein said irradiating step comprises irradiating said unmasked regions with electromagnetic energy having a wave length of less than 400 nanometers.

11. The method of Claims 1 to 10, wherein said etching step comprises using an etchant selected from the group of materials containing NH₄Cl, NACL, HF, HBr, HI, NH₄F, NH₄Br, NH₄I, CaF₂, KBr and NaI and combinations thereof.

12. The method of Claims 6 to 11, wherein the step of forming said etch stop comprises forming a common electrode (20) adjacent to said substrate such that said etch stop defines openings (70) that expose portions of said electrode, the method further comprising etching through said exposed portions of said electrode to form slots (28) therein.

Patentansprüche

1. Verfahren zum Herstellen eines wärmeempfindlichen Elements (14, 16) in einem Array (12) auf einem Substrat (46), wobei das Verfahren die Schritte umfaßt:

   Ausbilden einer ersten Schicht von elektrisch leitfähigen Kontakten (60) auf einer Seite von dem Substrat, um darauf zumindest teilweise maskierte (61) und nicht maskierte (68) Gebiete zu definieren;

   Ausbilden einer zweiten Schicht von elektrisch leitfähigen Kontakten (62) auf der ersten
Schicht von Kontakten; 
Einkapseln der freiliegenden Bereiche der zweiten Schicht von Kontakten mit einer Strahlungsätzmaskenschicht (44, 66); und 
Anwenden eines Ätzmittels (70) bei den nicht maskierten Gebieten des Substrats, während die nicht maskierten Gebiete von der einen Seite mit elektromagnetischer Energie bestrahlt werden, und zwar im wesentlichen senkrecht zur Fläche des Substrats, wobei das Ätzmittel die nicht maskierten Gebiete schneller ätzt als die Strahlungsätzmaskenschicht.


3. Verfahren nach Anspruch 1 oder Anspruch 2, bei dem bei dem Ätzschritt ein Ätzmittel verwendet wird, das eine Chloridlösung enthält.

4. Verfahren nach einem der Ansprüche 1 bis 3, bei dem der Schritt des Bestrahlsens das Bestreichen der nicht maskierten Gebiete mit ultravioletter Energie umfaßt.

5. Verfahren nach einem der Ansprüche 1 bis 4, bei dem der Ätzbarriere das Bestrahlen der nicht maskierten Gebiete bis zu einer Infrarotabsorber-und Gemeinschaftselektrodenanordnung (18) ätzt, die auf dem Substrat ausgebildet ist.

6. Verfahren nach Anspruch 5, außerdem mit den Schritten:

Ausbilden einer Ätz-Barriere (50), die zwischen dem Substrat und der Infrarotabsorber-und Gemeinschaftselektrodenanordnung allgemein in Ausrichtung mit den nicht maskierten Gebieten angeordnet ist; und wobei das Ätzmittel während des Bestrahls durch die nicht maskierten Gebiete bis zur Ätz-Barriere ätzt, und die nicht maskierten Gebiete wesentlich schneller ätzt als die Ätz-Barriere.

7. Verfahren nach Anspruch 6, außerdem mit dem Ausbilden der Ätz-Barriere derart, daß sie Öffnungen (72) definiert, wodurch Bereiche der Infrarotabsorber- und Gemeinschaftselektrodenanordnung freiliegen, wobei das Verfahren außerdem das Ätzen der freiliegenden Bereiche der Infrarotabsorber- und Gemeinschaftselektrodenanordnung umfaßt, um darin Schlitze (28) auszubilden.

8. Verfahren nach einem der Ansprüche 1 bis 7, bei dem bei dem Ätzschritt ein Ätzmittel verwendet wird, das 10% Chlorwasserstoffsäure (HCl) in einer Wasserlösung enthält.


10. Verfahren nach einem der Ansprüche 1 bis 9, bei dem der Bestrahlungsschritt das Bestrahlen der nicht maskierten Gebiete mit elektromagnetischer Energie umfaßt, die eine Wellenlänge von weniger als 400 Nanometer hat.

11. Verfahren nach einem der Ansprüche 1 bis 10, bei dem der Ätzbarriere die Verwendung eines Ätzmittels umfaßt, das aus der Gruppe von Materialien ausgewählt ist, die enthält: NH₄Cl, NaCl, HF, HBr, HI, NH₄F, NH₄Br, NH₄I, CaF₂, KBr, NaI und Kombinationen daraus.

12. Verfahren nach einem der Ansprüche 6 bis 11, bei dem der Schritt des Ausbilden der Ätzbarriere das Ausbilden einer gemeinsamen Elektrode (20) benachbart zum Substrat umfaßt, so daß durch die Ätzbarriere Öffnungen (70) definiert sind, wodurch Bereiche der Elektrode freiliegen, wobei das Verfahren außerdem das Ätzen durch die freiliegenden Bereiche der Elektrode umfaßt, um darin Schlitze (28) auszubilden.

Revendications

1. Procédé de formation d'un élément thermosensible (14, 16) d'un ensemble (12) sur un substrat (46), le procédé comprenant les étapes consistant à:

former une première couche de contacts électriquement conducteurs (60) sur une face dudit substrat pour définir au moins partiellement des régions masquées (61) et non masquées (68) de celui-ci;
former une deuxième couche de contacts électriquement conducteurs (62) sur ladite première couche de contacts;
encapsuler les parties exposées de ladite deuxième couche de contacts avec une couche (44, 66) de masquage d'attaque par rayonnement; et
exposer à un agent d'attaque chimique (70) les dites régions non masquées dudit substrat tout en irradiant lesdites régions non masquées de-
puis ladite face avec une énergie électromagnétique sensiblement perpendiculairement à la surface dudit substrat, ledit agent d'attaque chimique attaquant lesdites régions non masquées plus vite que ladite couche de masquage d'attaque par rayonnement.

2. Procédé selon la revendication 1, dans lequel ladite étape d'encapsulage avec ladite couche de masquage d'attaque par rayonnement comporte l'étape consistant à encapsuler des parties exposées de ladite première couche de contacts avec ladite couche de masquage d'attaque par rayonnement.

3. Procédé selon la revendication 1 ou la revendication 2, dans lequel ladite étape d'attaque utilise un agent d'attaque chimique comprenant une solution de chlorure.

4. Procédé selon les revendications 1 à 3, dans lequel ladite étape d'irradiation comporte l'irradiation desdites régions non masquées avec de la lumière ultraviolette.

5. Procédé selon les revendications 1 à 4, dans lequel, pendant ladite étape d'irradiation, ledit agent d'attaque chimique attaque lesdites régions non masquées qu'il traverse jusqu'à un ensemble (18) formé sur le substrat et constitué par un absorbant d'infrarouges et une électrode commune.

6. Procédé selon la revendication 5, comprenant en outre les étapes consistant à

   formant un écran (50) anti-attaque entre ledit substrat et lesdits absorbants d'infrarouges et ensemble d'électrodes communes globalement alignés avec lesdites régions non masquées; et dans lequel, pendant ladite étape d'irradiation, ledit agent d'attaque chimique attaque lesdites régions non masquées qu'il traverse jusqu'au écran anti-attaque, et attaque lesdites régions non masquées sensiblement plus vite que ledit écran anti-attaque.

7. Procédé selon la revendication 6, comprenant en outre la formation dudit écran anti-attaque de façon qu'il définisse des ouvertures (72) qui exposent des parties dudit ensemble constitué par un absorbant d'infrarouges et une électrode commune, le procédé comprenant en outre l'attaque desdites parties exposées dudit ensemble constitué par ces absorbants d'infrarouges et une électrode commune pour former des fentes (28).

8. Procédé selon les revendications 1 à 7, dans lequel ladite étape d'attaque utilise un agent d'attaque chimique comprenant 10% d'acide chlorhydrique (HCl) dans une solution aqueuse.

9. Procédé selon les revendications 1 à 8, comprenant en outre la formation desdites première et deuxième couches desdits contacts à partir d'une matière choisie dans le groupe de matières comprenant le nickel, le nichrome, le platine, le titane, le tungstène, le tantale, le palladium, le ruthénium et l'oxyde de ruthénium et des combinaisons de ceux-ci.

10. Procédé selon les revendications 1 à 9, dans lequel ladite étape d'irradiation comporte l'irradiation desdites régions non masquées avec une énergie électromagnétique d'une longueur d'onde inférieure à 400 nanomètres.

11. Procédé selon les revendications 1 à 10, dans lequel ladite étape d'attaque comporte l'utilisation d'un agent d'attaque choisi dans le groupe de matières comprenant NH₄Cl, NaCl, HBr, HI, NH₄F, NH₄Br, NH₄I, CaF₂, KBr et NaI et des combinaisons de celles-ci.

12. Procédé selon les revendications 6 à 11, dans lequel ladite étape de formation dudit écran anti-attaque comporte la formation d'une électrode commune (20) adjacente audit substrat de façon que ledit écran anti-attaque définisse des ouvertures qui exposent des parties de ladite électrode, le procédé comprenant en outre une attaque à travers lesdites parties exposées de ladite électrode pour y former des fentes (28).