Shift register useful as a select line scanner for a liquid crystal display

Als Zeilenwahlabschnitt verwendbarer Schieberegister für eine Flüssigkristallanzeigenanordnung

Registre à décalage utilisable comme balayeuse de ligne sélectionnée dans un dispositif d'affichage à cristal liquide

Designated Contracting States: DE ES FR GB IT

Priority: 28.10.1993 US 141364
09.02.1994 US 193930

Date of publication of application: 03.05.1995 Bulletin 1995/18

Proprietor: RCA Thomson Licensing Corporation
Princeton, NJ 08540 (US)

Inventors:
• Weisbrod, Sherman
Skillman, NJ 08558 (US)
• Huq, Ruqiya Ismat Ara
Plainsboro, NJ 08536 (US)

Representative: Wördemann, Hermes, Dipl.-Ing.
Deutsche Thomson-Brandt GmbH,
Licensing & Intellectual Property,
Karl-Wiechert-Allee 74
30625 Hannover (DE)

References cited:
EP-A- 0 110 060

(HITACHI SEISAKUSHO KK) 24 October 1983

Note: Within nine months from the publication of the mention of the grant of the European patent, any person may give notice to the European Patent Office of opposition to the European patent granted. Notice of opposition shall be filed in a written reasoned statement. It shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).
[0001] This invention relates generally to shift registers and particularly to a shift register stage useful as a select line scanner for liquid crystal displays.

[0002] Liquid crystal television and computer displays (LCDs) are known in the art. For example, see U.S. patents 4,742,346 and 4,766,430, both issued to G.G. Gillette et al. Displays of the type described in the Gillette patents include a matrix of liquid crystal cells which are arranged at the crossovers of data lines and select lines. The select lines are sequentially selected by a select line scanner to produce the horizontal lines of the display. The data lines apply the brightness (gray scale) signals to the columns of liquid crystal cells as the select lines are sequentially selected.

[0003] Preferably, the drive circuitry, which drives the select line scanner, which selects the horizontal lines to be displayed, is fabricated directly onto the same substrate and at the same time as the liquid crystal cells are fabricated. Also, because a large number of data lines and select lines are required for a television or computer display, and because the small pixel pitch limits the space available for laying out the driver circuitry, it is essential to keep the circuitry as simple as possible.

[0004] FIGURE 1 illustrates an example of a known scan register described in U.S. Patent No. 5,222,082, which may be integrated with a liquid crystal display device. This register is driven with multiphase clocking signals C1, C2, C3, with different ones of the clock phases applied to different ones of the scan register stages 11.

[0005] Figure 2 illustrates one of the scan register stages in detail. The scan register stage includes an input section including transistors 18 and 19, an intermediate section including transistors 20 and 21 and an output section including transistors 16 and 17.

[0006] The output section is arranged as a push-pull amplifier, with a clocked supply potential connected to its supply connection 14. An output is accessed at the interconnection of the transistors 16 and 17.

[0007] The input section is arranged as a switched amplifier to exhibit a predetermined potential during the clock phase applied to the supply terminal of the output section. The output signal, P1, of the input stage, is coupled to drive the output transistor 16. More particularly, the output, P1, follows the input signal applied to the gate electrode of transistor 18. The output of the input section will be high when the clock phase applied to terminal 14 goes high, and a high level is translated to the output terminal 13. The high level at node P1 is retained at node P1 until the occurrence of a clock phase C3 when the input signal is low. Thus the gate of the output transistor 16 will be at a high level when the clock C1 goes high providing a charging path to output 13 and when clock C1 goes low, providing a path to discharge the output node 13.

[0008] The intermediate section is arranged as a clocked inverting amplifier responsive to the input signal. The output of the intermediate stage is coupled to the gate electrode of the pull down transistor 17 of the output stage. The intermediate stage includes pull up and pull down transistors 20 and 21 respectively. The conductance of transistor 21 is greater than that of transistor 20 so that if both transistors 20 and 21 are conducting concurrently, the output potential at node P2 will remain low. Thus if the clock applied to transistor 20 is high when the input signal is high, the output transistor 17 will be maintained in a non-conducting state. However since the application of the stage is as a scan register, input signal pulses occur relatively infrequently. As a result node P2 will normally be charged high for every clock pulse of clock phase C3 and output transistor 17 will normally be conducting.

[0009] The drains of transistors 18 and 20 receive a relatively positive biasing voltage VDD of about 16 volts. Thus node P2 is normally biased at about 16 volts. This places excessive stress on the gate electrodes of transistors 19 and 17 which tends to cause a considerable rise in their respective threshold voltages over time. As the threshold of transistor 19 increases, its ability to discharge node P1 decreases, and more time is required to turn off transistor 16. The result is that some of the clock C1 voltage may leak onto the output node 13 and undesirably affect subsequent register stages as well as erroneously addressing an LCD row of pixels.

[0010] It has also been proposed in EP-A-0 315 362 a shift register composed of plural stages. Each stage comprises a clamping transistor the control electrode of which is connected to the following stage.

[0011] The present invention addresses these problems and provides a shift register stage which not only precludes false output values, but also consumes less power.

SUMMARY OF THE INVENTION

[0012] The present invention is a shift register stage for inclusion in a cascade connection of like stages and to be energized by plural phase clock signals. Adjacent stages of such cascade connection are energized by different combinations of the plural phase clock signals. The shift register stage includes an input circuit and an output stage. The output stage includes an amplifier comprising serially connected pull up and pull down transistors, each having respective control electrodes. The junction of the serially connected transistor is the output terminal for the shift register stage. The input circuit is responsive to a scan pulse applied to its input terminal for generating a control signal which is coupled to the control electrode of the pull-up transistor for conditioning the output stage to provide output scan pulses. The principal conduction path of a clamp transistor is coupled between the control electrode of the pull up transistor and a source of potential of value sufficient to
turn off the pull up transistor. The control electrode of the clamp transistor is connected to an output terminal of a subsequent stage of said cascade connection, that is separated from said given stage by at least another one of said cascaded stages.

BRIEF DESCRIPTION OF THE DRAWINGS

[0013] FIGURE 1 is a block diagram of a prior art shift register including a plurality of cascaded stages.

[0014] FIGURE 2 is a schematic diagram of a known shift register stage which may be utilized in the FIGURE 1 shift register.

[0015] FIGURE 3 is a schematic diagram of a shift register stage embodying the present invention.

[0016] FIGURE 4 is a block diagram of a shift register including a cascade connection of a number of stages illustrated in FIGURE 3.

[0017] FIGURE 5 is a diagram of the relative timing of the output signals and the respective clock signals occurring at respective nodes of the FIGURES 4 shift register utilizing stages illustrated in FIGURE 3.

[0018] FIGURES 6 and 7 are schematic diagrams of alternative shift register stages not embodying the invention.

DETAILED DESCRIPTION

[0019] FIGURE 3 illustrates a shift register stage in accordance with a first embodiment of the present invention. This stage is similar to the FIGURE 2 stage but with several significant differences. First an additional transistor 25 is included in the improved stage. Transistor 25 has its drain-source conduction path coupled between node P1 and a point of reference potential sufficient to turn pull-up transistor 16 off. The gate of transistor 25 is connected to the output terminal of a subsequent stage. If the present stage is numbered n in a cascade connection of ordinarily numbered stages, the gate of transistor 25 is preferably coupled to the output of stage n-2. However, the gate of transistor 25 may be coupled to an other stage, such as stage n+3, with beneficial results. Transistor 25 will aid in the pull down of node P1 allowing transistor 19 to be smaller in design. In fact the pull down of node P1 may be almost totally under the control of transistor 25 such that the function of transistor 19 may be simply to hold node P1 low once it has been pulled down.

[0020] Transistor 19, being relegated to a hold down function can be operated with a lower gate voltage. The supply potential applied to the intermediate stage can therefore be reduced, from for example 16 volts in the FIGURE 2 register stage, to about 2 volts in the FIGURE 3 register stage. This reduction in supply voltage and consequent reduction in gate voltage applied to transistors 19 and 17 tends to beneficially lessen the amount of drift in the threshold voltage in transistors 19 and 17. This results in the stage becoming significantly more reliable as well as extending its usable lifetime.

[0021] The size of transistor 17 can also be reduced because with the inclusion of transistor 25, it can be assured that a) node P1 will be held low precluding transistor 16 from competing with transistor 17, and b) the safety factor for proper operation is increased due to the stabilizing of the threshold voltage of transistor 17. Note that since transistors 19 and 17 may be reduced in size, transistor 25 may be included without increasing the stage area (in integrated form).

[0022] An additional change is the elimination of the power supply coupled to the drain electrode of transistor 18 in the FIGURE 2 stage. This supply has been replaced by connecting the drain electrode of transistor 18 to the input terminal. Since the transistor 18 draws substantially no source drain current, this connection does not significantly load the output of the preceding cascade connected stage. In addition to eliminating the supply, this change has the further beneficial effect of tending to make the input stage more immune to noise on the input.

[0023] Having the gate and drain electrodes of transistor 18 interconnected conditions transistor 18 to operate as a diode. Thus, in fact transistor 18 may be replaced with a diode. Diode connected transistor 18 charges node P1 to the input pulse amplitude (minus a threshold value) and transistors 25 and 19 subsequently discharge node P1. Since a diode connected transistor conducts unidirectionally, the potential at node P1 may beneficially be boosted to higher potentials when the clock signal applied to the supply terminal of the output amplifier goes high. That is the gate to drain and gate to source capacitance of pull-up transistor 16 will couple a substantial portion of the clock voltage at terminals 14 and 13 to node P1, thereby enhancing the drive capability of transistor 16.

[0024] FIGURE 4 illustrates a cascade connection of a plurality of stages of the type shown in FIGURE 3. In the arrangement shown successive register stages are driven by different clock phases of a three phase clock C1, C2, C3. The output terminal of each successive register stage is coupled to the input terminal of the next register stage. The gate electrode of respective transistors 25 of stage n is connected to the output terminal of stage n+2. Recall however, that the gate electrode of the respective transistors 25 may be coupled to the output terminals of other stages i.e. the gate electrode of transistor 25 of stage n may be connected to the output terminal of stage n+3 etc.

[0025] FIGURE 5 illustrates voltage-time waveforms for the respective clock phases and selected register stage output terminals. Recall that the output signal of one stage is the input signal for the next stage, hence no unique input signal need be shown. The illustrated shift register of FIGURE 4 is shown utilizing 3-phase clocks, hence 3-phase clocks are included in FIGURE 5. It can be seen that after each output terminal outputs the scan pulse, there is a small build up in the output
potential only immediately following the scan pulse. This occurs because the transistor 19, having been made smaller, has not completely pulled down node P1, and a portion of the clock phase coupled to the supply terminal of the output stage has leaked through transistor 16. Once transistor 25 has been conditioned to conduct, node P1 is pulled completely down, precluding further leakage of clock pulses through respective transistor 16. Note the FIGURE 5 waveforms are generated for the gate electrodes of the respective transistors 25 of respective stages n being connected to the output terminals of respective stages n+3. [0026] The output pulses are shown as overlapping. The amount of overlap is a function of the amount by which the clock phases overlap. Thus the desired output pulse overlap is adjustable for a particular application by adjusting the clock phase overlap. [0027] FIGURE 6 illustrates an alternative shift register stage where the control electrode of the clamping transistor 25 is connected to a different one of the clock phases than the one connected to the drain electrode of transistor 16. In a three phase non-overlapping clocking system, the transistor 25 may be connected to the clock phase not connected to transistors 20 and 16. In a greater than three phase clocking system the control electrode of transistor 25 may be connected to one of the alternative clock phases not connected to transistors 20 and 16. The constraint on the clock phase which is connected to the control electrode of the clamping transistor 25 is that its pulses occur after both the input signal pulse phase and the clock phase connected to the drain of transistor 16. Connecting the transistor 25 to a clock phase rather than the output connection of a subsequent register stage provides the circuit designer with layout alternatives with respect to integrated circuit topology. [0028] FIGURE 7 illustrates a further alternative register stage. The source-drain path of the clamping transistor 25 is connected between node P1 and the input terminal 12, and its control electrode is connected to clock phase C3. The input terminal 12 of an N stage register is held at a low potential (substantially VSS) at least (N-1)/Nth of the time the register is operated, hence the clamping transistor 25 will, when turned on, clamp node P1 low to cut off transistor 16. The gate of transistor 25 is pulsed every clock cycle insuring that the node P1 is regularly and frequently clamped low. [0029] Consider a multiphase clock system where the clocks applied to transistors 21 and 20 are successive phases, for example phases C1 and C3 as shown in FIGURE 5. The input pulse to terminal 12 will occur concurrently with a C3 clock phase. In this instance transistor 25 will be pulled on when the input signal on terminal 12 is high. Transistor 25 will therefore aid in pulling node P1 high, allowing transistor 18 to be of smaller dimensions. During the clock cycle that an input pulse is applied to terminal 12, the node P1 will be high for the entire clock cycle. However this has no effect on the desired operation of the shift register. Node P1 will be clamped low by the clock C3 during the next clock cycle. [0030] The drain electrode of transistor 18 may either be connected to a source of constant supply potential, such as VDD, or alternatively it may be connected to the input terminal 12 as shown in FIGURE 3.

Claims

1. A shift register comprising a plurality of substantially identical cascaded stages, a given stage of said stages having an input terminal and an output terminal (Out_n), said shift register including means for providing a plurality of phase shifted clock signals (C1, C2, C3) and means for providing an input signal; said given stage comprising:

an output stage comprising a push-pull amplifier including pull-up and pull-down transistors (16, 17) having respective principal conduction paths connected in series with an interconnection of the pull-up and pull-down transistors forming said register stage output terminal (Out_n), said push-pull amplifier having a supply terminal (14) for applying one of said plurality of phase shifted clock signals (C1, C2, C3), and said pull-up and pull-down transistors (16, 17) having respective control electrodes;

input circuitry (15-21) responsive to a scan pulse applied to said input terminal (12) for generating first and second control signals which are coupled to the control electrodes of said pull-up and pull-down transistors (16, 17) for conditioning said push-pull amplifier to provide output scan pulses, characterized by:

a clamping transistor (25) having a conduction path coupled between the control electrode of the pull up transistor and a source of potential (VSS) of value sufficient to turn off the pull up transistor (16), said clamping transistor (25) having a control electrode coupled to the output terminal (OUT_n) of a subsequent one of said cascaded stages that is separated from said given stage by at least another one of said cascaded stages.

2. The shift register stage set forth in claim 1 wherein said input circuitry includes first (18) and second (19) transistors having their conduction paths coupled in series with an output terminal (P1) formed at an interconnection of said first and second transistors and coupled to the control electrode of the pull up transistor, said first transistor having a control and first electrode coupled to said input terminal (12) of said input stage, for receiving an input scan pulse.

3. The shift register stage set forth in claim 1 wherein said input circuit further includes third (20) and
fourth (21) transistors having their conduction paths coupled in series between supply potentials, with an output terminal (P2) formed at an interconnection of said third (20) and fourth (21) transistors and which is coupled to the control electrode of said pull-down transistor and to a control electrode of said second transistor, said third transistor having a control electrode coupled to one of said plurality of phase shifted clock signals, and said fourth transistor having an input terminal coupled to the input terminal (12) of said input stage.

4. The shift register stage set forth in claim 1 wherein said input circuitry includes a diode and a transistor having their conduction paths coupled in series with an output terminal (P1) formed at an interconnection of said diode and transistor and coupled to the control electrode of said pull-up transistor, said diode having an electrode coupled to said input terminal of said stage for receiving a scan pulse.

Patentansprüche

1. Schieberegister mit mehreren, im wesentlichen identischen, in Kaskade geschalteten Stufen, wobei eine bestimmte Stufe eine Eingangsklemme und eine Ausgangsklemme (OUT₁) aufweist, und mit Mitteln zum Bilden von mehreren in der Phase verschobenen Taktsignalen (C₁, C₂, C₃) und mit Mitteln zum Bilden eines Eingangssignals, wobei die bestimmte Stufe folgendes enthält:
   eine Ausgangsstufe mit einem Gegentaktverstärker mit Pull-Up- und Pull-Down-Transistoren (16, 17), die jeweils Haupt-Stromwege in Reihe mit einer Verbindung der Pull-Up- und der Pull-Down-Transistoren aufweisen, die die Ausgangsklemme (OUT₁) der Registerstufe bilden, wobei der Gegenaktverstärker eine Betriebsspannungsklemme (14) zum Anlegen eines der mehreren, in der Phase verschobenen Taksignalen (C₁, C₂, C₃) aufweist und der Pull-Up- und der Pull-Down-Transistor (16, 17) jeweils eine Steuerelektrode enthält,
   eine Eingangsschaltung (18 - 21), die auf einen der Eingangsklemme (12) zugeteilten Tastimpuls anspricht, zum Erzeugen eines ersten und eines zweiten Steuersignals, die den Steuerelektronen des Pull-Up- und des Pull-Down-Transistors (16, 17) zugeführt werden, damit der Gegenaktverstärker Ausgangs-Tastimpulse liefert, gekennzeichnet durch:
   einen Klemmtransistor (25) mit einem Stromweg zwischen der Steuerelektrode des Pull-Up-Transistors und einer Quelle einer Spannung (VSS) mit einem Wert, der ausreichend ist, den Pull-Up-Transistor (16) abzuschalten, wobei der Klemmtransistor (25) eine Steuerelektrode aufweist, die mit der Ausgangsklemme (OUT₁) eines darauffolgenden Stufes in Kaskade geschalteten Stufen verbunden ist, die von der bestimmten Stufe um wenigstens eine andere der in Kaskade geschalteten Stufen getrennt ist.

2. Schieberegisterstufe nach Anspruch 1, wobei die Eingangsschaltung einen ersten (18) und einen zweiten (19) Transistor enthält, deren Stromwege in Reihe mit einer Ausgangsklemme (P1) liegen, die an einem Verbindungspunkt des ersten und des zweiten Transistors gebildet und mit der Steuerelektrode des Pull-Up-Transistors verbunden ist, wobei der erste Transistor eine Steuerelektrode und eine erste Elektrode aufweist, die mit der Eingangsklemme (12) der Eingangsstufe verbunden sind zum Empfangen eines Eingangs-Tastimpulses.

3. Schieberegisterstufe nach Anspruch 1, wobei die Eingangsschaltung außerdem einen dritten (20) und einen vierten (21) Transistor enthält, deren Stromwege in Reihe zwischen den Betriebsspannungen liegen, wobei eine Ausgangsklemme (P2) an einem Verbindungspunkt des dritten (20) und des vierten (21) Transistors gebildet und mit der Steuerelektrode des Pull-Down-Transistors und mit einer Steuerelektrode des zweiten Transistors verbunden ist, wobei der dritte Transistor eine Steuerelektrode aufweist, die mit einem der mehreren, in der Phase verschobenen Taksignalen verbunden ist, und der vierte Transistor eine Eingangsklemme aufweist, die mit der Eingangsklemme (12) der Eingangsstufe verbunden ist.

4. Schieberegisterstufe nach Anspruch 1, wobei die Eingangsschaltung eine Diode und einen Transistor enthält, deren Stromwege in Reihe mit einer Ausgangsklemme (P1) liegen, die an einem Verbindungspunkt der Diode und des Transistors gebildet wird und mit der Steuerelektrode des Pull-Up-Transistors verbunden ist, wobei die Diode eine Elektrode aufweist, die zum Empfangen eines Tastimpulses mit der Eingangsklemme der Stufe verbunden ist.

Revendications

1. Un registre à décalage comprenant une pluralité d'étages en cascade sensiblement identiques, un étage donné parmi lesdits étages comportant une borne d'entrée et une borne de sortie (Out₁), ledit registre à décalage comportant des moyens pour fournir une pluralité de signaux d'horloge décalés en phase (C₁, C₂, C₃) et des moyens pour fournir un signal d'entrée ; ledit étage donné comprenant :
   Un étage de sortie comprenant un amplificateur push-pull comportant des transistors rehaus-
seuls "pull up" et abaissseurs ou "pull down" (16, 17) ayant des chemins de conduction principaux respectifs connectés en série avec une interconnexion des transistors ou "pull up" et "pull down" formant ladite borne de sortie d'un étage du registre (Out1), le dit amplificateur push-pull ayant une borne d'alimentation (14) pour appliquer un de ladite pluralité des signaux d'horloge décalés en phase (C1, C2, C3) et lesdits transistors (16, 17) "pull up" et "pull down" ayant des électrodes de commande respectives ;

Un circuit d'entrée (18-21) répondant à une impulsion de balayage appliquée sur ladite borne d'entrée (12) pour générer des premier et second signaux de commande qui sont couplés aux électrodes de commande desdits transistors (16, 17) "pull up" et "pull down" pour conditionner le dit amplificateur push-pull pour fournir des impulsions de balayage de sortie ; caractérisé par :

Un transistor de limitation (25) comportant un chemin de conduction couplé entre l'électrode de commande du transistor "pull up" et une source de tension (VSS) de valeur suffisante pour couper le transistor "pull up" (16), le dit transistor de limitation (25) ayant une électrode de commande couplée à la borne de sortie (Out1) d'un étage suivant desdits étages en cascade qui est séparé de l'étage donné par au moins un autre desdits étages en cascade.

4. L'étage du registre à décalage tel que mentionné dans la revendication 1, dans lequel le dit circuit d'entrée comporte une diode et un transistor ayant leurs chemins de conduction couplés en série avec une borne de sortie (P1) formée à l'interconnexion de ladite diode et du transistor et couplée à l'électrode de commande dudit transistor "pull up", ladite diode ayant une électrode couplée à ladite borne d'entrée dudit étage pour recevoir une impulsion de balayage.

2. L'étage du registre à décalage tel que mentionné dans la revendication 1, dans lequel le dit circuit d'entrée comporte un premier (18) et un second (19) transistors ayant leurs chemins de conduction couplés en série avec une borne de sortie (P1) formée à l'interconnexion desdits premier et second transistors et couplée à l'électrode de commande du transistor "pull up", le premier transistor ayant une première électrode de commande couplée à ladite borne d'entrée (12) dudit étage d'entrée, pour recevoir une impulsion de balayage d'entrée.

3. L'étage du registre à décalage tel que mentionné dans la revendication 1, dans lequel le dit circuit d'entrée comporte plus des troisième (20) et quatrième (21) transistors ayant leurs chemins de conduction couplés en série entre des tensions d'alimentation, avec une borne de sortie (P2) formée à l'interconnexion desdits troisième (20) et quatrième (21) transistors et qui est couplée à l'électrode de commande dudit transistor "pull-down" et à l'électrode de commande dudit second transistor, le dit troisième transistor ayant une électrode de commande couplée à un de ladite pluralité des signaux d'horloge décalés en phase, et le dit quatrième transistor ayant une borne d'entrée couplée à la borne d'entrée (12) dudit étage d'entrée.
FIG. 2
PRIOR ART

FIG. 3
FIG. 5
FIG. 6

FIG. 7