hereby apply for a grant of a Patent for an invention entitled:

REDUCED CAPACITANCE ELECTRODE ASSEMBLY

which is described in the accompanying complete specification.

This Application is a Convention Application and is based on the Application(s) numbered: 403,417

for a Patent or similar protection made in U.S.A.

on 30 July 1982

Our address for service is care of GRIFFITH HASSEL & FRAZER,

Dated this 25th day of July 1983

TO: THE COMMISSIONER OF PATENTS
COMMONWEALTH OF AUSTRALIA

This invention relates generally to alternating current plasma systems and more particularly...
In support of an Application made by: Energy Conversion Devices, Inc.

for a patent for an invention entitled: REDUCED CAPACITANCE ELECTRODE ASSEMBLY

I, John T. Winburn
Winburn & Gray, Ltd.
111 W. Washington St. - Suite 1353
Chicago, IL 60602

do solemnly and sincerely declare as follows:

1. I an authorized by the above-mentioned applicant for the patent to make this Declaration on its behalf.

2. The name and address of each actual inventor of the invention is as follows:

   - Vincent D. Cannella
     19961 Shrewsbury
     Detroit, MI 48221

   - Prem Nath
     245 Prospect Road
     Rochester, MI 48063

   - Robert J. Shuman
     725 Chocolay
     Clawson, MI 48017

3. The facts upon which the applicant is entitled to make this application are as follows:

   - by legal assignment whereby the applicant is the assignee of the said invention from the said inventors.

4. The basic application(s) referred to in the preceding paragraph of this Declaration was (were) the first application(s) made in a Convention country in respect of the invention the subject of this application.

(Place and date of signing) Declared at Chicago, this 1st day of July, 1983

Signed: John T. Winburn
Position: Authorized Representative

GRiffTH HASSEL & Frazer, P.O. BOX 2133, G.P.O., SYDNEY, NSW 2001
Australia
REDUCED CAPACITANCE ELECTRODE ASSEMBLY

ENERGY CONVERSION DEVICES, INC.

17237/83 (22) 25.7.83
403417 (32) 30.7.82 (33) US
2.2.84
3 40
37/04 37/32 31/18

VINCENT DAVID CANNELLA, PREM NATH AND ROBERT JOSEPH SHUMAN

Claim

1. A reduced capacitance electrode assembly for use in alternating current electrode powered plasma systems, said assembly comprising:
   an electrode adapted to receive alternating current power for maintaining a plasma region; and
   a plurality of electrically conductive plates, said plates being closely spaced apart by less than a predetermined distance on one side of said electrode for precluding the formation of a plasma region on said one side of said electrode and for providing a plurality of serial capacitances with said electrode to present a substantially reduced capacitance to said alternating current power.
Complete Specification for the invention entitled: REDUCED CAPACITANCE ELECTRODE ASSEMBLY

The following statement is a full description of this invention, including the best method of performing it known to me:

*Note: The description is to be typed in double spacing, pica type face, in an area not exceeding 250 mm in depth and 160 mm in width, on tough white paper of good quality and it is to be inserted inside this form.*
This invention relates generally to alternating current plasma systems and more particularly to an electrode assembly for use in such systems which presents a substantially reduced capacitance to the alternating current power coupled to the electrode of the electrode assembly. The electrode assembly of the invention is most particularly adapted for use in radio frequency plasma systems for making amorphous semiconductor photovoltaic devices on large area substrates.

This invention relates to alternating current plasma systems and more particularly to an electrode assembly for use in such systems of the radio frequency plasma type for continuously producing photovoltaic devices by depositing successive amorphous-silicon alloy semiconductor layers on a substrate in each of a plurality of deposition chambers. The composition of each amorphous layer is dependent upon the particular process gases introduced into each of the deposition chambers. The gases introduced into the deposition chambers are carefully controlled and isolated from the gases introduced into adjacent deposition chambers. More particularly, the deposition chambers are operatively connected by a relatively
narrow gas gate passageway through which the web of substrate material passes and which is adapted to isolate the process gases introduced into adjacent deposition chambers.

To facilitate the deposition of the amorphous silicon alloy materials onto the substrate, each chamber includes an electrode assembly having an electrode which receives alternating current power and a gas inlet for receiving the process gases.

The alternating current power, in the form of radio frequency power, is coupled to the electrode to cause a plasma to be formed from the process gases to facilitate the deposition of amorphous silicon alloy materials onto a substrate. To provide coupling between the radio frequency power source and the electrode, a tuning network is placed between the source and electrode. The tuning network matches the output impedance of the source to the input impedance of the electrode.

In order to confine the plasma region between the electrode and the substrate and to prevent the formation of a plasma on the side of the electrode opposite the substrate, a shield, formed from conductive material, is disposed on the side of the electrode opposite the substrate. A bottom
wall of the shield has a surface area at least as large as the surface area of the electrode and is closely spaced therefrom by a distance equal to or less than the dark space dimension to prevent a plasma from being formed between the shield and the electrode. Unfortunately, a large capacitance results therebetween due to the shield being coupled to ground potential, as well as the close spacing between the electrode and the shield and the large surface areas of the electrode and the shield. This large capacitance makes it difficult to efficiently couple the radio frequency power to the electrode.

Because the electrode input impedance includes a large capacitive reactance component, large tuning networks are necessary to provide the required compensation or tuning. Also, such high capacitances result in high circulating currents, on the order of hundreds of amperes, within the tuning networks resulting in excessive $I^2R$ losses and heat problems attendant therewith. Heating problems of such magnitude have occurred in the past that water cooling has been found necessary. Also, the high circulating currents require the tuning components to be of high current rating,
adding to their size and expense. It is to the end of reducing the electrode assembly capacitance that the present invention is directed.

Recently, considerable efforts have been made to develop systems for depositing amorphous semiconductor alloys, each of which can encompass relatively large areas, and which can be doped to form p-type and n-type materials for the production of p-i-n type devices which are, in operation, substantially equivalent to their crystalline counterparts.

It is now possible to prepare amorphous silicon alloys by glow discharge techniques that have acceptable concentrations of localized states in the energy gaps thereof and provide high quality electronic properties. This technique is fully described in U.S. Patent No. 4,226,898, entitled Amorphous Semiconductors Equivalent to Crystalline Semiconductors, issued October 7, 1980 to Stanford R. Ovshinsky and Arun Madan. Similar alloys prepared by vapor deposition are fully described in U.S. Patent No. 4,217,374, issued August 12, 1980 to Stanford R. Ovshinsky and Masatsugu Izu under the same title. As disclosed in these patents, fluorine introduced into the amorphous silicon
semiconductor operates to substantially reduce the
density of the localized states therein and facil-
itates the addition of other alloying materials,
such as germanium.

The concept of utilizing multiple cells, to
enhance photovoltaic device efficiency, was dis-
cussed at least as early as 1955 by E.D. Jackson,
The multiple cell structures therein discussed
utilized p-n junction crystalline semiconductor
devices. Essentially the concept is directed to
utilizing different band gap devices to more ef-
ficiently collect various portions of the solar
spectrum and to increase open circuit voltage

(Voc.). The tandem cell device has two or more
cells with the light directed serially through
each cell, with a large band gap material followed
by a smaller band gap material to absorb the light
passed through the first cell or layer. By sub-
stantially matching the generated currents from
each cell, the overall open circuit voltage is
increased.

It is of obvious commercial importance to be
able to mass produce photovoltaic devices. Unlike
crystalline silicon which is limited to batch
processing for the manufacture of solar cells, amorphous silicon alloys can be deposited in multiple layers over large area substrates to form solar cells in a high volume, continuous processing system. Continuous processing systems of this kind are disclosed, for example, in pending U.S. patent applications: Serial No. 151,301, filed May 19, 1980 for A Method of Making P-Doped Silicon Films and Devices Made Therefrom; Serial No. 244,386, filed March 16, 1981 for Continuous Systems For Depositing Amorphous Semiconductor Material; Serial No. 240,493, filed March 16, 1981 for Continuous Amorphous Solar Cell Production System; Serial No. 306,146, filed September 28, 1981 for Multiple Chamber Deposition and Isolation System and Method; and Serial No. 359,825, filed March 19, 1982 for Method And Apparatus For Continuously Producing Tandem Amorphous Photovoltaic Cells. As disclosed in these applications, a substrate may be continuously advanced through a succession of deposition chambers, wherein each chamber is dedicated to the deposition of a specific material. In making a solar cell of p-i-n type configuration, the first chamber is dedicated for depositing a p-type amorphous sili-
con alloy, the second chamber is dedicated for depositing an intrinsic amorphous silicon alloy, and the third chamber is dedicated for depositing an n-type amorphous silicon alloy. Since each deposited alloy, and especially the intrinsic alloy, must be of high purity, the deposition environment in the intrinsic deposition chamber is isolated from the doping constituents within the other chambers to prevent the back diffusion of doping constituents into the intrinsic chamber. In the previously mentioned patent applications, wherein the systems are primarily concerned with the production of photovoltaic cells, isolation between the chambers is accomplished by gas gates through which unidirectional gas flow is established and through which an inert gas may be "swept" about the web of substrate material.

In the previously mentioned patent applications, deposition of the amorphous silicon alloy materials onto the large area continuous substrate is accomplished by glow discharge decomposition of the process gases. To that end, each deposition chamber includes an electrode assembly for establishing the glow discharge plasma. The plasmas are maintained by an electrode which is coupled to
an alternating current power source such as a radio frequency generator operating at a frequency of, for example, 13.56 megahertz. To effectively transfer the radio frequency power from the generator to the electrode, a tuning network is disposed between the generator and electrode. The tuning network matches the output impedance of the generator, which is substantially purely resistive, to the input impedance of the electrode. As previously mentioned, the input impedance of prior electrodes include a large capacitive reactance component making matching difficult. The present invention provides an electrode assembly wherein the capacitive reactance component of the electrode input impedance is substantially reduced.

The invention provides a reduced capacitance electrode assembly for use in alternating current plasma systems. The assembly includes an electrode adapted to receive alternating current power for maintaining a plasma region and a plurality of electrically conductive plates. The plates are closely spaced apart by less than a predetermined distance on one side of the electrode for precluding the formation of a plasma region on the one side of the electrode and for providing a plu-
rality of series capacitances to present a sub-
stantially reduced capacitance to the alternating
current power.

The invention also provides a system for
making photovoltaic devices wherein a plurality of
amorphous semiconductor materials is deposited
onto a continuous conductive substrate moving
through a corresponding plurality of deposition
chambers. At least one of the chambers includes a
reduced capacitance electrode assembly comprising
an electrode spaced from the substrate adapted to
receive alternating current power for establishing
a plasma between the electrode and the substrate,
and a plurality of electrically conductive plates
being closely spaced apart on the side of the
electrode opposite the substrate for confining the
plasma between the electrode and the substrate and
for providing a plurality of series coupled capac-
itances to present a substantially reduced capa-
citance to the alternating current power.

Accordingly, it is a first object of the
invention to provide a reduced capacitance elec-
trode assembly for use in alternating current
electrode powered plasma systems. The assembly
comprises an electrode adapted to receive alter-
nating current power for maintaining a plasma region and a plurality of electrically conductive plates, which are closely spaced apart by less than a predetermined distance on one side of the electrode for precluding the formation of a plasma region on that side of the electrode. The plates provide a plurality of serial capacitances with the electrode to present a substantially reduced capacitance to the alternating current power.

A second object of the invention is to provide, in a system for making photovoltaic devices wherein a plurality of amorphous semiconductor materials are deposited onto a continuous conductive substrate moving through a plurality of deposition chambers, an improvement of at least one of the chambers including a reduced capacitance electrode assembly comprising an electrode spaced from the substrate and adapted to receive alternating current power for establishing a plasma between the electrode and the substrate and a plurality of electrically conductive plates which are closely spaced apart on the side of the electrode opposite the substrate for confining the plasma between the electrode and the substrate.

The plates also provide a plurality of series
coupled capacitances in series with the electrode to present a substantially reduced capacitance to the alternating current power.

The preferred embodiment of this invention will now be described by way of example, with reference to the drawings accompanying this specification in which:

Figure 1 is a fragmentary, cross-sectional view of a tandem or cascade photovoltaic device comprising a plurality of p-i-n type cells, each layer of the cells formed from an amorphous semiconductor alloy in accordance with the principles of the present invention;

Figure 2 is a diagrammatic representation of a multiple glow discharge chamber deposition system adapted for the continuous production of the photovoltaic device shown in Figure 1, which system includes electrode assemblies in accordance with the present invention; and

Figure 3 is an enlarged side view, partly in cross-section, of an electrode assembly of Figure 2 as seen along lines 3-3 of Figure 2.

I. The Photovoltaic Cell

Referring now to the drawings and particularly to Figure 1, a photovoltaic cell, formed of
a plurality of successive p-i-n layers, each of which includes an amorphous semiconductor alloy, is shown generally by the numeral 10. It is for the production of this type of photovoltaic device, wherein amorphous alloy layers are continuously deposited onto a moving web of substrate material in successive isolated deposition chambers, that the reduced capacitance electrode assembly of the present invention is most applicable.

More particularly, Figure 1 shows a p-i-n type photovoltaic device such as a solar cell made up of individual p-i-n type cells 12a, 12b and 12c. Below the lowermost cell 12a is a substrate 11 which may be transparent or formed from a metallic material such as stainless steel, aluminum, tantalum, molybdenum or chrome. Although certain applications may require a thin oxide layer and/or a series of base contacts prior to application of the amorphous material, for purposes of this application, the term "substrate" shall include not only a flexible film, but also any elements added thereto by preliminary processing.

Each of the cells 12a, 12b and 12c are fabricated with an amorphous alloy body containing at
least a silicon alloy. Each of the alloy bodies includes a p-type conductivity region or layer 16a, 16b and 16c; an intrinsic region or layer 18a, 18b and 18c; and an n-type conductivity region or layer 20a, 20b and 20c. As illustrated, cell 12b is an intermediate cell and, as indicated in Figure 1, additional intermediate cells may be stacked atop the illustrated cells without departing from the spirit or scope of the present invention. Also, although p-i-n cells are illustrated, the reduced capacitance electrode assembly of this invention may also be used with apparatus adapted to produce single or multiple n-i-p cells.

It is to be understood that following the deposition of the semi-conductor alloy layers, a further deposition process may be either performed in a separate environment or as a part of a continuous process. In this step, a TCO (transparent conductive oxide) layer 22 is added. An electrode grid 24 may be added to the device where the cell is of a sufficiently large area, or if the conductivity of the TCO layer 22 is insufficient. The grid 24 shortens the carrier path and increases the collection efficiency.
II. The Multiple Glow Discharge Deposition Chambers

Turning now to Figure 2, a diagrammatic representation of a multiple chamber glow discharge deposition apparatus for the continuous production of photovoltaic cells is generally illustrated by the reference numeral 26. The apparatus 26 includes a plurality of isolated, dedicated deposition chambers 28, 30 and 32, each chamber of which is interconnected by a gas gate 42 through which a sweep gas flows in a non-violent manner.

The apparatus 26 is adapted to produce a high volume of large area, amorphous photovoltaic cells having a p-i-n configuration on the deposition surface of a substrate material 11 which is continually fed therethrough. To deposit the amorphous alloy layers required for producing multiple p-i-n type layer cells, the apparatus 26 includes at least one triad of deposition chambers. Each triad comprising a first deposition chamber 28 in which a p-type conductivity amorphous alloy layer is deposited onto the deposition surface of the substrate 11 as the substrate 11 passes therethrough, a second deposition chamber 30 in which an intrinsic amorphous alloy layer is deposited atop the p-type alloy layer on the deposition
surface of the substrate 11 as the substrate 11 passes therethrough and a third deposition chamber 32 in which an n-type conductivity alloy layer is deposited atop the intrinsic layer as the substrate 11 passes therethrough. It should be apparent that although only one triad of deposition chambers has been illustrated, additional triads or additional individual chambers may be added to the apparatus to provide the machine with the capability of producing photovoltaic cells having any number of amorphous p-i-n type layers, and that a substrate supply core 11a and a substrate take-up core 11b are shown in the deposition chambers for illustrative purposes only. In fact, the cores may be housed in separate chambers operatively connected to the deposition chambers.

Each deposition chamber 28, 30 and 32 of the triad is adapted to deposit a single amorphous silicon alloy, by glow discharge deposition onto the conductive substrate 11. To that end, each of the deposition chambers 28, 30 and 32 includes an electrode assembly 34, a gas supply conduit 35, an out gassing conduit 36, a radio frequency generator 38, a tuning network 39, a plurality of radiant heating elements 40, and a gas gate 42 opera-
tively connecting the intrinsic deposition chamber 30 to the p and n deposition chambers 28 and 32. The supply conduits 35 are operatively associated with the respective electrode assemblies 34 to deliver process gas mixtures to the plasma regions created in each deposition chamber.

The radio frequency generators 38 operate in conjunction with the electrode assemblies 34, the radiant heaters 40 and the grounded substrate 11 to form the plasma regions by dissociating the elemental reaction gases entering the deposition chambers into deposition species. The deposition species are then deposited onto a surface of the substrate 11 as amorphous semiconductor layers.

The tuning networks 39 match the output impedance of the generators 38 to the input impedance of the electrode assemblies 34. This provides efficient power transfer between the generators 38 and the electrode assemblies 34. As will be apparent hereinafter, the new and improved electrode assembly of the present invention presents a substantially reduced input capacitance to which the networks 39 must match. As previously mentioned, this not only reduces the physical size of the networks, but also, the circulating currents within the networks.
To form the photovoltaic cell 10 illustrated in Figure 1, a p-type amorphous silicon layer is deposited onto the substrate 11 in the deposition chamber 28, an intrinsic amorphous silicon alloy layer is deposited atop the p-type layer in the deposition chamber 30 and an n-type amorphous silicon alloy layer is deposited atop the intrinsic layer in the deposition chamber 32. As a result, the apparatus 26, deposits at least three amorphous silicon alloy layers onto the substrate 11 wherein the intrinsic layer deposited in deposition chamber 30 differs in composition from the layers deposited in deposition chambers 28 and 32 by the absence of at least one element which will be referred to as the dopant or doping species.

It is important that each of the alloy layers (and particularly the intrinsic layer) deposited onto a surface of the substrate 11 be of high purity in order to produce high efficiency photovoltaic devices 10. The gas gates 42 substantially prevent the back diffusion of process gases from the dopant chambers 28 and 32 into the intrinsic deposition chamber 30.
III. The Reduced Capacitance Cathode Assemblies

Referring now to Figure 3, there is illustrated an electrode assembly 34 embodying the present invention shown in operative relation with respect to a substrate 11 upon which an amorphous semiconductor material is being deposited. The assembly 34 generally includes a shield 50, an outer housing portion 52, a gas feed manifold 54, an electrode 56, and a plurality of electrically conductive plates 58.

The substrate 11 is disposed above the assembly 34 and is closely spaced from a pair of horizontal extensions 60 and 62 of the shield 50 and outer housing portion 52, respectively. The substrate slightly overlaps these extensions to confine the plasma formed in a region 64 between the electrode 56 and the substrate 11.

The electrode 56 is disposed beneath the substrate 11 by a distance greater than a predetermined distance, herein referred to as the dark space distance or dimension, to permit the establishment of a plasma in region 64. To maintain the plasma, the supply gases are introduced into the region 64 through the gas feed manifold 54 which is in turn supplied with the supply gases.
through supply conduit 35. Also, the electrode 56 is coupled to a source of alternating current power, preferably in the form of radio frequency power, through a high current feed through 68 disposed within one sidewall of the shield 50. Preferably, the electrode is coupled to a radio frequency generator, such as a generator 38 of Figure 2, by a tuning network 39 (as shown in Figure 2). The feed through 68 insulates the electrode 56 and alternating current power from the shield 50.

The conductive plates 58 are closely spaced apart and supported from the bottom wall of the shield 50 on the side of the electrode 56 opposite the substrate 11. The plates 58 are supported by a plurality of insulating spacers 70 which can be formed from ceramic material, for example. The spacing between the top most plate 58 and the electrode 56 is less than the dark space distance or dimension to prevent the formation of a plasma on the side of the electrode 56 opposite the substrate 11. This assures confinement of the generated plasma to the region 64. As illustrated in Figure 3, the plates are preferably equally spaced, but need not be.
The sidewalls and bottom wall of the shield 50 substantially enclose the electrode 56 and the plates 58. The sidewall of shield 50 opposite feed through 68 forms with the outer housing portion 52 a passageway 72 through which the unused reaction gases pass to the outgassing conduit 36.

As can be noted, the substrate 11, shield 50, and outer housing 52 are all coupled to ground potential. The electrode 56, plates 58 and the bottom wall of the shield 50 are all substantially planar and lie in substantially parallel planes. As a result, the plates, as a result, form a plurality of series coupled capacitors between the electrode 56 and ground potential. Therefore, the capacitance from the electrode 56 to ground potential is substantially reduced over prior art structures wherein only a shield, closely spaced from the electrode, was utilized to prevent the formation of a plasma on the side of the electrode opposite the substrate.

As a specific example of how the electrode assembly 34 of the present invention presents a reduced capacitance to the alternating current power, or tuning network, for an electrode and shield which are parallel, the capacitance from
the electrode to ground is given by the relationship:

\[ C = \frac{K\varepsilon_0 A}{d} \]

where:

- \( C \) is the capacitance in farads,
- \( K \) is the dielectric constant of the medium between the shield and electrode,
- \( A \) is the surface area,
- \( d \) is the spacing between the electrode and shield, and
- \( \varepsilon_0 \) is a constant equal to \( 8.85 \times 10^{-12} \) farads/meter.

For a prior art electrode assembly where the surface area of the electrode and shield is .35 square meters, the electrode to shield spacing is 5 millimeters, and the deposition is performed under a pressure of about .5 Torr making the dielectric constant equal to unity, the capacitance from the electrode to ground will be about 620 picofarads (PF). However, by practicing the present invention and incorporating only three plates having surface areas equal to the surface areas of the electrode and shield and spaced apart by the spacing of 5 millimeters, the capacitance from the
electrode to ground can be reduced by approximately seventy-five percent to about 155 picofarads. This results because the three plates establish four series coupled capacitors, each having a capacitance of about 620 picofarads, between the electrode and ground. In practice, and for all the reasons previously mentioned, an electrode having a capacitance of 155 picofarads can be much more readily tuned than one having a capacitance of 620 picofarads.

It is, of course, not necessary that the plates be equally spaced and therefore the capacitance of the individual capacitors formed by the plates be equal in value. Additionally, the plates need not be planar as illustrated and can vary in number from that disclosed herein without departing from the present invention.

Therefore, the reduced capacitance electrode assembly 34 of the present invention presents an input impedance to the tuning network 39 which has a substantially reduced capacitive reactance component than prior art electrode assemblies. As a result, tuning network 39 can be considerably smaller because it has less capacitance to compensate for. Also, the circulating currents within
the network are substantially reduced allowing smaller diameter wire to be used for the network wiring. Also, the voltage from the electrode 56 to ground is more evenly distributed to prevent arcing between the electrode 56 and the grounded components of the assembly 34.

The electrode assembly 34 of the present invention can also be utilized to advantage in systems other than the radio frequency glow discharge decomposition systems disclosed herein, such as in sputtering systems. In fact, the electrode assembly of the present invention can be advantageously employed in any alternating current power plasma system wherein efficient transfer of alternating current power to an electrode is required and electrode tuning is a consideration.

While for purposes of illustration, a preferred embodiment of this invention has been disclosed, other forms and embodiments thereof may become readily apparent to those ordinarily skilled in the art upon reference to this disclosure and, therefore, this invention is intended to be limited only by the scope of the appended claims.
THE CLAIMS DEFINING THE INVENTION ARE AS FOLLOWS:

1. A reduced capacitance electrode assembly for use in alternating current electrode powered plasma systems, said assembly comprising:
   an electrode adapted to receive alternating current power for maintaining a plasma region; and
   a plurality of electrically conductive plates, said plates being closely spaced apart by less than a predetermined distance on one side of said electrode for precluding the formation of a plasma region on said one side of said electrode and for providing a plurality of serial capacitances with said electrode to present a substantially reduced capacitance to said alternating current power.

2. An assembly according to claim 1 further including a conductive shield substantially enclosing said plurality of plates, said shield having a bottom wall closely spaced from the plate most distant from said electrode, and said shield being coupled to ground potential.

3. An assembly according to claim 2 further comprising a plurality of insulating spacers between said plates for supporting and maintaining said plates in said closely spaced apart relation between said electrode and said shield bottom wall.
4. An assembly according to any one of claims 2 or 3 wherein said electrode, said plates, and said shield bottom wall are substantially planar and disposed in substantially parallel relation.

5. An assembly according to any one of claims 3 or 4 wherein said spacers are formed from ceramic material.

6. An assembly according to any one of claims 1 to 5 wherein said assembly is adapted for use in depositing amorphous semiconductor materials onto a large area conductive substrate, and said electrode is between said substrate and said plates and is spaced from said substrate to establish said plasma region between said electrode and said substrate.

7. An assembly according to any one of claims 2 to 6 wherein said shield is coupled to ground potential.

8. An assembly according to any one of claims 2 to 7 wherein one of said shield sidewalls includes a high current feed through for coupling said electrode to said radio frequency power while insulating said electrode from said shield.
9. In a system for making photovoltaic devices wherein a plurality of amorphous semi-conductor materials is deposited onto a continuous conductive substrate moving through a plurality of deposition chambers, the improvement of at least one of said chambers including a reduced capacitance electrode assembly comprising:

an electrode spaced from said substrate adapted to receive alternating current power for establishing a plasma between said electrode and said substrate; and

a plurality of electrically conductive plates, said plates being closely spaced apart on the side of said electrode opposite said substrate for confining said plasma between said electrode and said substrate and for providing a plurality of coupled capacitances in series with said electrode to present a substantially reduced capacitance to said alternating current power.

10. A system according to claim 9 further including a conductive shield substantially enclosing said plurality of plates, said shield having a bottom wall closely spaced from the plate most distant from said electrode.
an intrinsic amorphous alloy layer is deposited atop the p-type alloy layer on the deposition

11. A system according to claim 10 wherein said electrode, said plates, and said shield bottom wall are substantially planar and disposed in substantially parallel relation.

12. A system according to any one of claims 10 or 11 further comprising a plurality of insulating spacers for supporting said plates within said shield in said spaced apart relation.

13. A system according to claim 12 wherein said spacers are formed from ceramic material.

14. A system according to any one of claims 10 to 13 wherein said shield is coupled to ground potential.

15. A system according to claim 14 wherein said shield includes a pair of opposed sidewalls and wherein one of said sidewalls includes a high current feed through for coupling said alternating current power to said electrode while insulating said electrode from said shield.

16. A reduced capacitance electrode assembly substantially as described with reference to the accompanying drawings.

Dated this 25th day of July 1983

ENERGY CONVERSION DEVICES, INC.
By their Patent Attorney
GRIFFITH, HASSEL & FRAZER
tor 38, a tuning network 39, a plurality of radiant heating elements 40, and a gas gate 42 opera-
mentioned, this not only reduces the physical size of the networks, but also, the circulating currents within the networks.
tain the plasma, the supply gases are introduced into the region 64 through the gas feed manifold 54 which is in turn supplied with the supply gases.